首页> 外文期刊>AIP Advances >Design and simulation of plasmonic interference-based majority gate
【24h】

Design and simulation of plasmonic interference-based majority gate

机译:基于等离子干扰的多数门的设计与仿真

获取原文
           

摘要

Major obstacles in current CMOS technology, such as the interconnect bottleneck and thermal heat management, can be overcome by employing subwavelength-scaled light in plasmonic waveguides and devices. In this work, a plasmonic structure that implements the majority (MAJ) gate function is designed and thoroughly studied through simulations. The structure consists of three merging waveguides, serving as the MAJ gate inputs. The information of the logic signals is encoded in the phase of transmitted surface plasmon polaritons (SPP). SPPs are excited at all three inputs and the phase of the output SPP is determined by the MAJ of the input phases. The operating dimensions are identified and the functionality is verified for all input combinations. This is the first reported simulation of a plasmonic MAJ gate and thus contributes to the field of optical computing at the nanoscale.
机译:当前的CMOS技术的主要障碍,例如互连瓶颈和热管理,可以通过在等离子波导管和设备中采用亚波长级的光来克服。在这项工作中,设计了实现多数(MAJ)门功能的等离子体结构,并通过仿真对其进行了深入研究。该结构由三个合并的波导组成,用作MAJ栅极输入。逻辑信号的信息在传输表面等离激元极化子(SPP)的相位中进行编码。 SPP在所有三个输入处均被激发,并且输出SPP的相位由输入相位的MAJ决定。确定所有输入组合的操作尺寸并验证其功能。这是首次报道的等离子体MAJ门的仿真,因此有助于纳米级的光学计算领域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号