首页> 外文期刊>IEEE Transactions on Consumer Electronics >A flexible VLSI architecture of transport processor for an AVS HDTV decoder SoC
【24h】

A flexible VLSI architecture of transport processor for an AVS HDTV decoder SoC

机译:用于AVS HDTV解码器SoC的灵活的传输处理器VLSI架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we present a VLSI design of transport processor for an AVS HDTV decoder SoC. The design provides a flexible data flow, which supports both broadcasting service and IPTV service with DVR capability. The design is characterized by two-bus architecture, in which a RISC CPU is used for control of general purpose and some dedicated hardware for accelerating data processing. The common on-chip SRAM is used to store input transport packets and the intermediate result in order to improve system performance and reduce the area. The design is described in Verilog HDL, simulated with VCS simulator, and implemented using 0.18 mum CMOS cell library. The circuit costs about 75 k equivalent logic gates and the processing capability is up to 90 Mbps
机译:在本文中,我们介绍了用于AVS HDTV解码器SoC的传输处理器的VLSI设计。该设计提供了灵活的数据流,它支持具有DVR功能的广播服务和IPTV服务。该设计的特点是两总线体系结构,其中RISC CPU用于通用控制,一些专用硬件用于加速数据处理。通用的片上SRAM用于存储输入传输数据包和中间结果,以提高系统性能并减小面积。该设计在Verilog HDL中进行了描述,使用VCS模拟器进行了仿真,并使用0.18微米CMOS单元库进行了实现。该电路的成本约为75,000等效逻辑门,处理能力高达90 Mbps

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号