首页> 外文期刊>IEEE Transactions on Consumer Electronics >Memory bandwidth efficient hardware architecture for AVS encoder
【24h】

Memory bandwidth efficient hardware architecture for AVS encoder

机译:AVS编码器的内存带宽高效硬件架构

获取原文
获取原文并翻译 | 示例
       

摘要

A memory bandwidth efficient architecture for AVS encoder is proposed in this paper. First, simplified ME (motion estimation) algorithms are designed to reduce the memory and bandwidth cost. Then a data reuse method with simple control mechanism is proposed to increase the utilization of on-chip memory. The proposed architecture efficiently reduces the bandwidth and memory consumption with acceptable degradation in coding performance. The encoder is implemented with 640 K logic gates in 0.18 mu m2 CMOS technology and can satisfy real time encoding of 720 times576 4:2:0 25 fps AVS video at the working frequency of 108 MHz.
机译:本文提出了一种用于AVS编码器的存储器带宽有效架构。首先,简化的ME(运动估计)算法旨在减少内存和带宽成本。然后提出了一种具有简单控制机制的数据重用方法,以提高片上存储器的利用率。所提出的体系结构有效地减少了带宽和存储器消耗,同时编码性能下降了。该编码器采用0.18μm2 CMOS技术中的640 K逻辑门实现,可以在108 MHz的工作频率上满足720倍576 4:2:0 25 fps AVS视频的实时编码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号