...
首页> 外文期刊>Consumer Electronics, IEEE Transactions on >A direct digital frequency synthesizer based on two segment fourth-order parabolic approximation
【24h】

A direct digital frequency synthesizer based on two segment fourth-order parabolic approximation

机译:基于两段四阶抛物线近似的直接数字频率合成器

获取原文
获取原文并翻译 | 示例

摘要

A novel design is presented about ROM-less direct digital frequency synthesizer (DDFS) using phase to sinusoid amplitude conversion blocks based on the two segment fourth-order parabolic approximation. The mathematical maximum error analysis shows that the resolution is up to 14 bits. In order to reduce the hardware complexity without sacrificing speed, the squarer and constant multipliers have been decomposed and optimized. The whole architecture has been split into twenty pipelining stages with a 200 MHz clock rate and a single phase output up to 50 MHz. Meanwhile, because the sine and cosine phase to amplitude modules share the same hardware, reduction of hardware complexity and power consumption can be achieved. Spectral purity analysis shows that the worst case spurious free dynamic range (SFDR) is about -90 dBc. The implementation demonstrates that the proposed DDFS architecture can be realized with a smaller hardware scale and lower power consumption than many other existing approaches.
机译:基于两段四阶抛物线近似,提出了一种使用相到正弦幅度转换模块的无ROM直接数字频率合成器(DDFS)的新颖设计。数学上最大的错误分析表明,分辨率最高可达14位。为了在不牺牲速度的情况下降低硬件复杂性,平方器和常数乘法器已经被分解和优化。整个架构已分为20个流水线级,时钟速率为200 MHz,单相输出高达50 MHz。同时,由于正弦和余弦相位至幅度模块共享相同的硬件,因此可以降低硬件复杂性和功耗。频谱纯度分析表明,最坏情况下的无杂散动态范围(SFDR)约为-90 dBc。该实现表明,与许多其他现有方法相比,所提出的DDFS体系结构可以以更小的硬件规模和更低的功耗实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号