首页> 外文期刊>Consumer Electronics, IEEE Transactions on >A pipelined 8-bit soft decision viterbi decoder for IEEE802.11ac WLAN systems
【24h】

A pipelined 8-bit soft decision viterbi decoder for IEEE802.11ac WLAN systems

机译:用于IEEE802.11AC系统的流水线8位软决策序列解码器WLAN系统

获取原文
获取原文并翻译 | 示例
           

摘要

Recently, IEEE802.11ac, which can support ultra high speed data communications up to 1Gbps with low power consumption, has been drawing much attention in the consumer electronic field. In the IEEE802.11ac system, one of the critical implementation issues is to find the optimum architecture of demodulator satisfying the speed requirement. A Viterbi decoder is an essential part for error correction in the demodulator and has a design problem with respect to hardware costs as well as decoding speed. Among various functional blocks in the Viterbi decoder, both hardware complexity and decoding speed highly depend on the architecture of ACS. Because of a feed-back structure, it is very difficult for the ACS to perform its task at a high data rate at low power. Substantial previous works have been presented in order to enhance the decoding speed or to reduce the hardware costs. However, the approaches are insufficient to meet the high-speed and low-cost requirements of a high-level soft decision (up to 8 bits) Viterbi decoder for IEEE802.11ac systems. In this paper, therefore, we propose a cost-efficient high-level soft decision Viterbi decoder with a multi-stage pipelined ACS for IEEE802.11ac systems. From the implementation and verification results under 0.13;C;m CMOS technology, we find that the proposed architecture can meet the required data rate of IEEE802.11ac and reduce the hardware complexity by about 70% and 90% compared with conventional single-stage pipelined ACS and look-ahead ACS structures, respectively.
机译:最近,IEEE802.11AC可以支持高功耗高达1Gbps的超高速数据通信,在消费电子场中一直在借着大量关注。在IEEE802.11ac系统中,其中一个关键实施问题是找到满足速度要求的解调器的最佳架构。 Viterbi解码器是解调器中纠错的重要部分,并且具有关于硬件成本以及解码速度的设计问题。在维特比解码器中的各种功能块中,硬件复杂性和解码速度高度依赖于AC的架构。由于反馈结构,ACS非常困难以低功耗以高数据速率执行其任务。已经提出了实质的以前的作品,以提高解码速度或降低硬件成本。然而,该方法不足以满足IEEE802.11ac系统的高级软判决(最多8位)维特比解码器的高速和低成本要求。因此,在本文中,我们提出了一种具有成本效益的高级软决策维特比解码器,具有用于IEEE802.11ac系统的多级流水线ACS。从实施和验证结果下0.13以下; C; M CMOS技术,我们发现所提出的架构可以满足IEEE802.11ac所需的数据速率,与传统的单级流水线相比,将硬件复杂度降低约70%和90% ACS和远面的ACS结构分别。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号