首页> 外文期刊>Concurrency and Computation >An architecture for exploiting multi-core processors to parallelize network intrusion prevention
【24h】

An architecture for exploiting multi-core processors to parallelize network intrusion prevention

机译:利用多核处理器并行化网络入侵防护的体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

It is becoming increasingly difficult to implement effective systems for preventing network attacks, due to the combination of the rising sophistication of attacks requiring more complex analyses to detect; the relentless growth in the volume of network traffic that we must analyze; and, critically, the failure in recent years for uniprocessor performance to sustain the exponential gains that for so many years CPUs have enjoyed. For commodity hardware, tomorrow's performance gains will instead come from multi-core architectures in which a whole set of CPUs executes concurrently. Taking advantage of the full power of multi-core processors for network intrusion prevention requires an in-depth approach. In this work we frame an architecture customized for parallel execution of network attack analysis. At the lowest layer of the architecture is an 'Active Network Interface', a custom device based on an inexpensive FPGA platform. The analysis itself is structured as an event-based system, which allows us to find many opportunities for concurrent execution, since events introduce a natural asynchrony into the analysis while still maintaining good cache locality. A preliminary evaluation demonstrates the potential of this architecture.
机译:由于越来越复杂的攻击需要更复杂的分析来检测,因此实施有效的系统来防止网络攻击变得越来越困难。我们必须分析的网络流量的持续增长;更重要的是,近年来单处理器性能无法维持CPU多年来享受的指数级增长。对于商用硬件,明天的性能提升将来自多核体系结构,在该体系结构中,一组完整的CPU可同时执行。充分利用多核处理器的全部功能来防止网络入侵需要深入的方法。在这项工作中,我们构建了为并行执行网络攻击分析而定制的体系结构。架构的最底层是“活动网络接口”,这是一种基于廉价FPGA平台的定制设备。分析本身被构造为基于事件的系统,这使我们能够发现许多并发执行的机会,因为事件在分析中引入了自然的异步性,同时仍保持了良好的缓存局部性。初步评估证明了该体系结构的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号