首页> 外文期刊>IEEE Transactions on Computers >Logic testing of bridging faults in CMOS integrated circuits
【24h】

Logic testing of bridging faults in CMOS integrated circuits

机译:CMOS集成电路中桥接故障的逻辑测试

获取原文
获取原文并翻译 | 示例
           

摘要

We describe a system for simulating and generating accurate tests for bridging faults in CMOS ICs. After introducing the Primitive Bridge Function, a characteristic function describing the behavior of a bridging fault, we present the Test Guarantee Theorem, which allows for accurate test generation for feedback bridging faults via topological analysis of the feedback-influenced region of the faulty circuit. We present a bridging fault simulation strategy superior to previously published strategies, describe the new test pattern generation system in detail, and report on the system's performance, which is comparable to that of a single stuck-at ATPG system. The paper reports fault coverage as well as defect coverage for the MCNC layouts of the ISCBS-85 benchmark circuits.
机译:我们描述了一种用于模拟和生成准确测试CMOS IC中桥接故障的系统。在介绍了描述桥接故障行为的特征函数“原始桥函数”之后,我们提出了测试保证定理,该测试保证定理可以通过对故障电路的受反馈影响区域进行拓扑分析来准确生成反馈桥接故障的测试。我们提出了一种桥接故障仿真策略,该策略优于先前发布的策略,详细描述了新的测试模式生成系统,并报告了该系统的性能,该性能可与单个ATPG系统相媲美。该论文报告了ISCBS-85基准电路的MCNC布局的故障范围以及缺陷范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号