首页> 外文期刊>Computers, IEEE Transactions on >Leveraging Access Locality for the Efficient Use of Multibit Error-Correcting Codes in L2 Cache
【24h】

Leveraging Access Locality for the Efficient Use of Multibit Error-Correcting Codes in L2 Cache

机译:利用访问本地性来有效使用L2高速缓存中的多位纠错码

获取原文
获取原文并翻译 | 示例
       

摘要

It is almost evident that SRAM-based cache memories will be subject to a significant degree of parametric random defects if one wants to leverage the technology scaling to its full extent. Although strong multibit error-correcting codes (ECC) appear to be a natural choice to handle a large number of random defects, investigation of their applications in cache remains largely missing arguably because it is commonly believed that multibit ECC may incur prohibitive performance degradation and silicon/energy cost. By developing a cost-effective L2 cache architecture using multibit ECC, this paper attempts to show that, with appropriate cache architecture design, this common belief may not necessarily hold true for L2 cache. The basic idea is to supplement a conventional L2 cache core with several special-purpose small caches/buffers, which can greatly reduce the silicon cost and minimize the probability of explicitly executing multibit ECC decoding on the cache read critical path, and meanwhile, maintain soft error tolerance. Experiments show that, at the random defect density of 0.5 percent, this design approach can maintain almost the same instruction per cycle (IPC) performance over a wide spectrum of benchmarks compared with ideal defect-free L2 cache, while only incurring less than 3 percent of silicon area overhead and 36 percent power consumption overhead.
机译:几乎显而易见的是,如果要充分利用该技术的规模扩展,基于SRAM的高速缓存存储器将遭受相当程度的参数随机缺陷。尽管强大的多位纠错码(ECC)似乎是处理大量随机缺陷的自然选择,但对于高速缓存中其应用的研究仍然存在很大争议,因为通常认为多位ECC可能会导致性能下降和芯片损坏。 /能源成本。通过使用多位ECC开发具有成本效益的L2缓存体系结构,本文试图证明,通过适当的缓存体系结构设计,这种普遍的观念不一定对L2缓存成立。基本思想是在常规的L2高速缓存核心中添加几个专用的小型高速缓存/缓冲区,这可以大大降低芯片成本,并最大程度地降低在高速缓存读取关键路径上显式执行多位ECC解码的可能性,同时保持软性。容错能力。实验表明,与理想的无缺陷L2缓存相比,在0.5%的随机缺陷密度下,这种设计方法在广泛的基准测试中可以保持几乎相同的每周期指令(IPC)性能,而仅产生不到3%的缺陷。硅面积开销和36%的功耗开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号