首页> 外文期刊>Computers, IEEE Transactions on >Tiered Memory: An Iso-Power Memory Architecture to Address the Memory Power Wall
【24h】

Tiered Memory: An Iso-Power Memory Architecture to Address the Memory Power Wall

机译:分层内存:一种用于处理内存电源墙的等功率内存架构

获取原文
获取原文并翻译 | 示例
           

摘要

Moore''s Law improvement in transistor density is driving a rapid increase in the number of cores per processor. DRAM device capacity and energy efficiency are increasing at a slower pace, so the importance of DRAM power is increasing. This problem presents system designers with two nominal options when designing future systems: 1) decrease off-chip memory capacity and bandwidth per core or 2) increase the fraction of system power allocated to main memory. Reducing capacity and bandwidth leads to imbalanced systems with poor processor utilization for noncache-resident applications, so designers have chosen to increase DRAM power budget. This choice has been viable to date, but is fast running into a memory power wall. To address the looming memory power wall problem, we propose a novel iso-power tiered memory architecture that supports 2-3X more memory capacity for the same power budget as traditional designs by aggressively exploiting low-power DRAM modes. We employ two "tiers” of DRAM, a "hot” tier with active DRAM and a "cold” tier in which DRAM is placed in self-refresh mode. The DRAM capacity of each tier is adjusted dynamically based on aggregate workload requirements and the most frequently accessed data are migrated to the "hot” tier. This design allows larger memory capacities at a fixed power budget while mitigating the performance impact of using low-power DRAM modes. We target our solution at server consolidation scenarios where physical memory capacity is typically the primary factor limiting the number of virtual machines a server can support. Using iso-power tiered memory, we can run 3 {times} as many virtual machines, achieving a 250 percent improvement in average aggregate performance, compared to a conventional memory design with the same power budget.
机译:摩尔定律在晶体管密度方面的提高正在推动每个处理器的内核数量快速增加。 DRAM设备的容量和能效以较慢的速度增长,因此DRAM功率的重要性正在提高。当设计未来的系统时,此问题为系统设计人员提供了两种名义上的选择:1)减少片外存储器的容量和每核的带宽,或者2)增加分配给主存储器的系统功率的一部分。减少容量和带宽会导致系统不平衡,且非缓存驻留应用程序的处理器利用率会很差,因此设计人员选择增加DRAM功耗预算。迄今为止,这种选择是可行的,但很快就会遇到内存问题。为了解决迫在眉睫的存储器功耗墙问题,我们提出了一种新型的等功率分层存储器架构,该架构通过积极利用低功耗DRAM模式,以与传统设计相同的功耗预算支持2-3倍的存储容量。我们使用两个“层”的DRA​​M,一个具有活动DRAM的“热”层和一个将DRAM置于自刷新模式的“冷”层,每个层的DRAM容量根据总的工作负载要求和存储容量动态调整。最常访问的数据将迁移到“热”层。这种设计可以在固定的功率预算下实现更大的存储容量,同时减轻使用低功率DRAM模式对性能的影响。我们的解决方案针对服务器整合方案,其中物理内存容量通常是限制服务器可以支持的虚拟机数量的主要因素。使用等功率分层内存,与具有相同功率预算的传统内存设计相比,我们可以运行3倍虚拟机,从而使平均聚合性能提高250%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号