首页> 外文期刊>Computers & Digital Techniques, IET >Static test compaction for diagnostic test sets of full-scan circuits
【24h】

Static test compaction for diagnostic test sets of full-scan circuits

机译:静态测试压缩,用于全扫描电路的诊断测试集

获取原文
获取原文并翻译 | 示例
       

摘要

The authors describe a static test compaction procedure for diagnostic test sets of full-scan circuits. Similar to reverse order and random order fault simulation procedures applied to fault detection test sets, the procedure simulates the test set in different orders in order to identify unnecessary tests. Two features distinguish the procedure from earlier ones. (i) It uses a diagnostic fault simulation process based on equivalence classes to identify tests that are not necessary for distinguishing fault pairs. (ii) It includes an iterative reordering process whose goal is to increase the number of tests that will be identified as unnecessary. Experimental results are presented to demonstrate the ability of the procedure to compact diagnostic test sets and the effectiveness of the iterative reordering process.
机译:作者描述了用于全扫描电路诊断测试集的静态测试压缩程序。与应用于故障检测测试集的反向顺序和随机顺序的故障模拟过程相似,该过程以不同顺序模拟测试集,以识别不必要的测试。有两个功能可将程序与先前的功能区分开。 (i)它使用基于等效类的诊断性故障模拟过程来识别区分故障对不必要的测试。 (ii)它包括一个迭代的重新排序过程,其目的是增加将被确定为不必要的测试数量。实验结果表明,该程序具有压缩诊断测试集的能力以及迭代重排序过程的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号