首页> 外文期刊>Computers & Digital Techniques, IET >Reconfigurable system-on-a-chip motion estimation architecture for multi-standard video coding
【24h】

Reconfigurable system-on-a-chip motion estimation architecture for multi-standard video coding

机译:用于多标准视频编码的可重配置片上系统运动估计架构

获取原文
获取原文并翻译 | 示例
       

摘要

A new domain-specific, reconfigurable system-on-a-chip (SoC) architecture is proposed for video motion estimation. This has been designed to cover most of the common block-based video coding standards, including MPEG-2, MPEG-4, H.264, WMV-9 and AVS. The architecture exhibits simple control, high throughput and relatively low hardware cost when compared with existing circuits. It can also easily handle flexible search ranges without any increase in silicon area and can be configured prior to the start of the motion estimation process for a specific standard. The computational rates achieved make the circuit suitable for high-end video processing applications, such as HDTV. Silicon design studies indicate that circuits based on this approach incur only a relatively small penalty in terms of power dissipation and silicon area when compared with implementations for specific standards. Indeed, the cost/performance achieved exceeds that of existing but specific solutions and greatly exceeds that of general purpose field programmable gate array (FPGA) designs.
机译:针对视频运动估计,提出了一种新的特定于域的,可重新配置的片上系统(SoC)架构。它旨在涵盖大多数常见的基于块的视频编码标准,包括MPEG-2,MPEG-4,H.264,WMV-9和AVS。与现有电路相比,该架构具有简单的控制,高吞吐量和相对较低的硬件成本。它还可以轻松处理灵活的搜索范围,而不会增加硅面积,并且可以在针对特定标准的运动估计过程开始之前进行配置。达到的计算速率使该电路适合于高端视频处理应用,例如HDTV。芯片设计研究表明,与特定标准的实现相比,基于这种方法的电路在功耗和芯片面积方面仅产生相对较小的损失。实际上,所实现的成本/性能超过了现有但特定的解决方案,并且大大超过了通用现场可编程门阵列(FPGA)设计的成本/性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号