首页> 外文期刊>Communications Letters, IEEE >Concatenated BCH and LDPC Coding Scheme With Iterative Decoding Algorithm for Flash Memory
【24h】

Concatenated BCH and LDPC Coding Scheme With Iterative Decoding Algorithm for Flash Memory

机译:闪存迭代级联的BCH和LDPC级联编码方案

获取原文
获取原文并翻译 | 示例
           

摘要

As adopting a very powerful error-correcting code gradually becomes a strategic demand for the endurance of nowadays flash memory, LDPC codes are recently proposed due to their outstanding error correcting capability. However, the error floor phenomenon of LDPC codes might not meet the extreme low error rate requirement of flash memory applications. Thus, concatenation of BCH and LDPC codes that strikes a balance between superb error correcting capability and low error floor becomes an alternative system structure. In this work, a modification of such concatenated coding system in Chen et al. [IEEE Commun. Lett., vol. 17, no. 5, pp. 980–983, May 2013] is proposed. Compared with the previous concatenated coding system via simulations, our design improves the error correcting capability in the waterfall region while keeps low error floor.
机译:随着采用功能非常强大的纠错码逐渐成为当今闪存耐用性的战略需求,近来由于其出色的纠错能力而提出了LDPC码。但是,LDPC码的错误基底现象可能无法满足闪存应用程序的极低错误率要求。因此,在卓越的纠错能力和低错误基底之间取得平衡的BCH和LDPC码的级联成为一种可选的系统结构。在这项工作中,Chen等人对这种级联编码系统进行了修改。 [IEEE Commun。 Lett。,第一卷17号[5,pp。980–983,2013年5月]。通过仿真与以前的级联编码系统相比,我们的设计提高了瀑布区域的纠错能力,同时保持较低的错误基底。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号