...
首页> 外文期刊>IEEE Transactions on Communications >Design, Simulation, and Testing of a CMOS Analog Decoder for the Block Length-40 UMTS Turbo Code
【24h】

Design, Simulation, and Testing of a CMOS Analog Decoder for the Block Length-40 UMTS Turbo Code

机译:块长度为40的UMTS Turbo码的CMOS模拟解码器的设计,仿真和测试

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we present an all-analog implementation of the rate-1/3, block length 40, universal mobile telecommunications system (UMTS) turbo decoder. The prototype was designed and fabricated in 0.35 mum complementary metal-oxide-semiconductor technology and operates at 3.3 V. We also introduce a discrete-time first-order model for analog decoders which allows fast bit-error rate simulations, while taking into account circuit transient behavior and component mismatch. The model is applied to the rate-1/3 analog turbo decoder for UMTS defined in the Third Generation Partnership Project standard, and the discrete-time model predictions are compared with the decoder experimental performance and the transistor-level simulations. These results demonstrated that this model can be successfully used as a tool to both predict analog decoder performance and give design guidelines for complex decoders, for which circuit-level simulations are impractical
机译:在本文中,我们提出了速率为1/3,块长为40的通用移动电信系统(UMTS)Turbo解码器的全模拟实现。该原型采用0.35 mm互补金属氧化物半导体技术设计和制造,并在3.3 V电压下工作。我们还为模拟解码器引入了离散时间一阶模型,该模型可以在考虑电路的情况下实现快速误码率仿真。瞬态行为和组件不匹配。将该模型应用于第三代合作伙伴计划标准中定义的UMTS的1/3速率模拟Turbo解码器,并将离散时间模型的预测与解码器的实验性能和晶体管级仿真进行了比较。这些结果表明,该模型可以成功地用作预测模拟解码器性能并为复杂解码器提供设计指南的工具,而对于这些解码器,电路级仿真是不切实际的

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号