首页> 外文期刊>Circuits and systems >FPGA-Based High-Frequency Digital Pulse Width Modulator Architecture for DC-DC Converters
【24h】

FPGA-Based High-Frequency Digital Pulse Width Modulator Architecture for DC-DC Converters

机译:DC-DC转换器的基于FPGA的高频数字脉宽调制器架构

获取原文
获取原文并翻译 | 示例
       

摘要

Digital pulse width modulator is an integral part in digitally controlled Direct Current to Direct Current (DC-DC) converter utilized in modern portable devices. This paper presents a new Digital Pulse Width Modulator (DPWM) architecture for DC-DC converter using mealy finite state machine with gray code encoding scheme and one hot encoding method to derive the variable duty cycle Pulse Width Modulation (PWM) signal without varying the clock frequency. To verify the proposed DPWM technique, the architecture with control input of six, five and four bits are implemented and the maximum operating frequency along with power consumption results is obtained for different Field Programmable Gate Array (FPGA) devices. The post layout timing results are presented showing that architecture can work with maximum frequency of 326 MHz and derive PWM signal of 3.59 MHz. Experimental results show the implementation of the proposed architecture in low-cost FPGA (Spartan 3A) with on-board oscillator clock frequency of 12 MHz which is multiplied internally by two with Digital Clock Manager (DCM) and derive the PWM signal of 1.5 MHz with a time resolution of 1 ps.
机译:数字脉宽调制器是现代便携式设备中使用的数字控制直流到直流(DC-DC)转换器的组成部分。本文提出了一种新的用于DC-DC转换器的数字脉宽调制器(DPWM)体系结构,该结构使用具有灰色代码编码方案的粉状有限状态机和一种热编码方法来获得不改变时钟的可变占空比脉宽调制(PWM)信号频率。为了验证所提出的DPWM技术,实现了具有六位,五位和四位控制输入的体系结构,并针对不同的现场可编程门阵列(FPGA)器件获得了最大工作频率以及功耗结果。给出的布局后时序结果表明,该架构可以在326 MHz的最大频率下工作,并获得3.59 MHz的PWM信号。实验结果表明,所提出的体系结构是在低成本FPGA(Spartan 3A)中实现的,其板载振荡器时钟频率为12 MHz,数字时钟管理器(DCM)在内部将其乘以2,并通过以下方式导出1.5 MHz的PWM信号: 1 ps的时间分辨率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号