首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A 10-bit 60-MS/s Low-Power CMOS Pipelined Analog-to-Digital Converter
【24h】

A 10-bit 60-MS/s Low-Power CMOS Pipelined Analog-to-Digital Converter

机译:10位60MS / s低功耗CMOS流水线模数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

A 10-bit 60-MS/s low-power CMOS pipelined analog-to-digital converter (ADC) is proposed. At the front-end, a timing-skew-insensitive double-sampled Miller-capacitance-based sample-and-hold circuit is employed to enhance the dynamic performance of the pipelined ADC. Bootstrapped switch achieves rail-to-rail signal swing at low-voltage power supply. Employing double sampling and bias current scaling techniques, very competitive power consumption can be achieved. The prototype chips have been fabricated and experimental results confirm the feasibility of this new technique.
机译:提出了一种10位60-MS / s低功耗CMOS流水线模数转换器(ADC)。在前端,采用基于时序偏斜不敏感的双采样基于Miller电容的采样保持电路来增强流水线ADC的动态性能。自举开关在低压电源下实现轨到轨信号摆幅。采用双采样和偏置电流缩放技术,可以实现极具竞争力的功耗。原型芯片已经制造出来,实验结果证实了这项新技术的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号