...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >QSN—A Simple Circular-Shift Network for Reconfigurable Quasi-Cyclic LDPC Decoders
【24h】

QSN—A Simple Circular-Shift Network for Reconfigurable Quasi-Cyclic LDPC Decoders

机译:QSN-用于可重配置准循环LDPC解码器的简单循环移位网络

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

There is an increasing need for configurable quasi-cyclic low-density parity-check (QC-LDPC) decoders that can support a family of structurally compatible codes instead of a single code. The key component in a configurable QC-LDPC decoder is a programmable circular-shift network that supports cyclic shifts of any size up to a predefined maximum submatrix size. This paper presents a QC-LDPC shift network (QSN), which has two key advantages over state-of-the-art solutions in recent literature. First, the QSN reduces the number of stages in the critical path, which improves the clock frequency and makes it scalable, particularly in a field-programmable gate array (FPGA)-based implementation where an interconnect delay is dominant. Second, the QSN's control logic is simple to generate and occupies a significantly smaller area. The QSNs for a variety of codes suitable for emerging applications are implemented, targeting both a 180-nm Taiwan Semiconductor Manufacturing Company Ltd. complimentary metal–oxide–semiconductor library and a Xilinx Virtex 4 FPGA. The proposed implementation is shown to be 2.1 times faster than the best known implementation in literature and requires almost eight times less control area. Furthermore, this paper presents analytical models of the critical-path and datapath complexity for arbitrary-sized submatrices and proves that the QSN indeed generates all the output combinations required for implementing reconfigurable QC-LDPC decoders.
机译:人们越来越需要可配置的准循环低密度奇偶校验(QC-LDPC)解码器,该解码器可以支持一系列结构兼容的代码,而不是单个代码。可配置QC-LDPC解码器中的关键组件是可编程的循环移位网络,该网络支持任何大小的循环移位,直到预定义的最大子矩阵大小。本文介绍了一种QC-LDPC移位网络(QSN),与最近文献中的最新解决方案相比,它具有两个关键优势。首先,QSN减少了关键路径中的级数,从而提高了时钟频率并使其具有可扩展性,尤其是在互连延迟占主导的基于现场可编程门阵列(FPGA)的实现中。其次,QSN的控制逻辑易于生成,并且占用的面积明显较小。已针对面向新兴应用的各种代码实施了QSN,其针对的是180纳米的台湾半导体制造有限公司的免费金属氧化物半导体库和Xilinx Virtex 4 FPGA。所提出的实现方式显示出比文献中最知名的实现方式快2.1倍,并且所需控制区域几乎减少了八倍。此外,本文介绍了任意大小子矩阵的关键路径和数据路径复杂度的分析模型,并证明了QSN确实生成了实现可重构QC-LDPC解码器所需的所有输出组合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号