...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Energy Efficient Hardware Architecture of LU Triangularization for MIMO Receiver
【24h】

Energy Efficient Hardware Architecture of LU Triangularization for MIMO Receiver

机译:MIMO接收器LU三角化的高效节能硬件架构

获取原文
获取原文并翻译 | 示例
           

摘要

An energy-efficient hardware architecture of complex-valued matrix lower-upper (LU) triangularization for multi-input–multi-output (MIMO) receivers is presented in this paper. In the LU triangularization process, Gaussian elimination operation is expressed as a series of vector-scalar products, where basic common computations can be precomputed and shared to reduce computational complexity. Our computation-sharing-based architecture was implemented using a 0.25-$muhbox{m}$ CMOS process, and the hardware can perform LU triangularization from 2 $times$ 2 to 8 $times$ 8 matrices. Numerical results show that the proposed architecture has considerable energy savings over conventional matrix triangularization schemes.
机译:本文提出了一种用于多输入多输出(MIMO)接收机的复数值矩阵下-上三角(LU)三角化的节能硬件架构。在LU三角化过程中,高斯消除运算被表示为一系列矢量标量积,在其中可以预先计算和共享基本的公共计算以减少计算复杂性。我们的基于计算共享的体系结构是使用0.25- $ muhbox {m} $ CMOS工艺实现的,硬件可以将LU三角化范围从2 x 2到8 x 8矩阵。数值结果表明,与常规矩阵三角化方案相比,所提出的体系结构具有显着的节能效果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号