...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 0.4-V, 90 $sim$ 350-MHz PLL With an Active Loop-Filter Charge Pump
【24h】

A 0.4-V, 90 $sim$ 350-MHz PLL With an Active Loop-Filter Charge Pump

机译:具有有源环路滤波器电荷泵的0.4V,90 $ sim $ 350MHz PLL

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A 0.4-V phase-locked loop (PLL) that has much improved power efficiency is realized in standard 65-nm CMOS. The PLL employs a novel ultralow-voltage charge pump that compensates current mismatch with an active loop filter and produces significantly reduced reference spurs. Its voltage-controlled oscillator (VCO) is designed with the body-bias technique and includes an automatic frequency calibration circuit that provides low VCO gain and wide tuning range. The PLL output frequency can be tuned from 90 to 350 MHz. At 350-MHz output, the PLL consumes 109 $muhbox{W}$, which corresponds to the power efficiency of 0.31 mW/GHz.
机译:在标准65nm CMOS中实现了功率效率大大提高的0.4V锁相环(PLL)。 PLL采用了新颖的超低压电荷泵,可通过有源环路滤波器补偿电流失配,并显着降低了基准杂散。其压控振荡器(VCO)采用体偏置技术设计,并包括一个自动频率校准电路,该电路可提供低VCO增益和宽调谐范围。 PLL输出频率可以从90MHz调整到350MHz。在350 MHz的输出下,PLL消耗109 $ muhbox {W} $,相当于0.31 mW / GHz的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号