首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Method to Design Single Error Correction Codes With Fast Decoding for a Subset of Critical Bits
【24h】

A Method to Design Single Error Correction Codes With Fast Decoding for a Subset of Critical Bits

机译:一种用于关键位子集的快速解码设计单纠错码的方法

获取原文
获取原文并翻译 | 示例
           

摘要

Single error correction (SEC) codes are widely used to protect data stored in memories and registers. In some applications, such as networking, a few control bits are added to the data to facilitate their processing. For example, flags to mark the start or the end of a packet are widely used. Therefore, it is important to have SEC codes that protect both the data and the associated control bits. It is attractive for these codes to provide fast decoding of the control bits, as these are used to determine the processing of the data and are commonly on the critical timing path. In this brief, a method to extend SEC codes to support a few additional control bits is presented. The derived codes support fast decoding of the additional control bits and are therefore suitable for networking applications.
机译:单错误校正(SEC)码被广泛用于保护存储在存储器和寄存器中的数据。在某些应用程序中,例如联网,一些控制位被添加到数据中以促进其处理。例如,标记分组的开始或结束的标志被广泛使用。因此,拥有同时保护数据和相关控制位的SEC代码非常重要。这些代码提供控制位的快速解码是很有吸引力的,因为这些控制位用于确定数据的处理,并且通常位于关键时序路径上。在本简介中,提出了一种扩展SEC代码以支持一些其他控制位的方法。导出的代码支持对附加控制位的快速解码,因此适用于网络应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号