首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Efficient Implementation of a Threshold Modified Min-Sum Algorithm for LDPC Decoders
【24h】

Efficient Implementation of a Threshold Modified Min-Sum Algorithm for LDPC Decoders

机译:高效实现LDPC解码器的阈值修改的最小和算法

获取原文
获取原文并翻译 | 示例
           

摘要

In this brief, we present a hardware efficient implementation of a threshold modified min-sum algorithm (MSA) to improve the performance of a low density parity-check (LDPC) decoder. The proposed architecture introduces a novel lookup table based threshold attenuation technique, called threshold attenuated MSA (TAMSA). The proposed TAMSA implementation is shown to improve bit error rate (BER) performance compared to the conventional AMSA and MSA. Furthermore, a layered version of the TAMSA implementation is investigated to reduce hardware cost. Utilizing circuit optimization techniques, including a parallel computing structure, the proposed layered TAMSA field-programmable gate array (FPGA) implementation results show that the modified architecture requires no extra circuit power or circuit area compared to conventional AMSA, and only 0.07% extra leaf cells compared to conventional MSA.
机译:在此简介中,我们介绍了一个阈值修改的最小和算法(MSA)的硬件有效实现,以提高低密度奇偶校验(LDPC)解码器的性能。该建筑介绍了一种新的查找表基阈值衰减技术,称为阈值衰减MSA(Tamsa)。与传统的AMSA和MSA相比,所提出的Tamsa实现可以提高误码率(BER)性能。此外,研究了Tamsa实现的分层版本以减少硬件成本。利用电路优化技术,包括并行计算结构,所提出的分层Tamsa现场可编程门阵列(FPGA)实现结果表明,与传统AMSA相比,改进的架构不需要额外的电路功率或电路区域,并且仅为0.07%额外的叶片细胞与传统的MSA相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号