首页> 外文期刊>Circuit World >Design of a power-efficient Kogge-Stone adder by exploring new OR gate in 45nm CMOS process
【24h】

Design of a power-efficient Kogge-Stone adder by exploring new OR gate in 45nm CMOS process

机译:通过在45nm CMOS过程中探索新的或门来设计一种高效的Kogge-Stone-Adder

获取原文
获取原文并翻译 | 示例
       

摘要

PurposeThe purpose of this work is to reduce the power consumption of KSA and to improve the PDP for data path applications. In digital Very Large - Scale Integration systems, the addition of two numbers is one of the essential functions. This arithmetic function is used in the modern digital signal processors and microprocessors. The operating speed of these processors depends on the computation of the arithmetic function. The speed computation block for most of the datapath elements was adders. In this paper, the Kogge-Stone adder (KSA) is designed using XOR, AND and proposed OR gates. The proposed OR gate has less power consumption due to the less number of transistors. In arithmetic logic circuit power, delay and power delay products (PDP) are considered as the important parameters. The delays reported for the proposed OR gate are less when compared with the conventional Complementary Metal Oxide Semiconductor (CMOS) OR gate and pre-existing logic styles. The proposed circuits are optimized in terms of power, delay and PDP. To analyze the performance of KSA, extensive Cadence Virtuoso simulations are used. From the simulation results based on 45 nm CMOS process, it was observed that the proposed design has obtained 688.3 nW of power consumption, 0.81 ns of delay and 0.55 fJ of PDP at 1.1 V.Design/methodology/approachIn this paper, a new circuit for OR gate is proposed. The KSA is designed using XOR, AND and proposed OR gates.FindingsThe proposed OR gate has less power consumption due to the less number of transistors. The delays reported for the proposed OR gate are less when compared with the conventional CMOS OR gate and pre-existing logic styles. The proposed circuits are optimized in terms of power, delay and PDP.Originality/valueIn arithmetic logic circuit power, delay and PDP are considered as the important parameters. In this paper, a new circuit for OR gate is proposed. The power consumption of the designed KSA using the proposed OR gate is very less when compared with the conventional KSA. Simulation results show that the performance of the proposed KSA are improved and suitable for high speed applications.
机译:本作工作的目的是降低KSA的功耗,并改善数据路径应用的PDP。在数字非常大规模的集成系统中,添加两个数字是基本功能之一。该算术功能用于现代数字信号处理器和微处理器。这些处理器的操作速度取决于算术函数的计算。大多数DataPath元素的速度计算块是加法器。本文使用XOR和提出的或栅极设计了Kogge-Stone加法器(KSA)。由于较数较数的晶体管,所提出的或门具有较少的功耗。在算术逻辑电路电源中,延迟和功率延迟产品(PDP)被认为是重要的参数。与传统的互补金属氧化物半导体(CMOS)或门和预先存在的逻辑样式相比,所提出的或门的延迟较少。所提出的电路在功率,延迟和PDP方面进行了优化。要分析KSA的性能,使用了广泛的Cadence Virtuoso模拟。从基于45nm CMOS工艺的仿真结果,观察到所提出的设计已经获得了688.3 NW的功耗,0.81 n次延迟和1.1 V.Design/Methodology/ApproChin的PDP 0.55 FJ,这是一个新的电路对于或门是提出的。 KSA使用XOR设计,并且提出或栅格所提出的或栅极由于较数较少的晶体管而具有较少的功耗。与传统CMOS或门和预先存在的逻辑样式相比,所提出的或门的报告的延迟较少。所提出的电路在功率,延迟和PDP.originality / Valuein算术逻辑电路电源,延迟和PDP被认为是重要的参数。在本文中,提出了一种新电路或门。与传统KSA相比,使用所提出的或门的设计KSA的功耗非常少。仿真结果表明,提出的KSA性能得到改善,适用于高速应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号