...
首页> 外文期刊>Chinese Journal of Electronics >VLSI Implementation of Area and Power Efficient Digital Control Circuit for HF RFID Tag Chip
【24h】

VLSI Implementation of Area and Power Efficient Digital Control Circuit for HF RFID Tag Chip

机译:用于HF RFID标签芯片区域和功率高效数字控制电路的VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

A fully integrated area efficient digital control circuit based on the ISO/IEC 15693 protocol is proposed for high frequency RFID tag chip. The proposed circuit is mainly composed of pulse position modulation decoder, Manchester encoder, anticonllision, low power circuit and other control logic. It supports six different data rates, namely, low or high data rate with one subcarrier (6.62 or 26.48 Kbit/s), low or high data rate with two subcarriers (6.67 or 26.69 Kbit/s), fast data rate with one subcarrier (13.24 or 52.97 Kbit/s). The proposed digital control circuit was integrated in an RFID tag IC and was fabricated using a 0.18-mu m 2P6M CMOS process with an area of 306 mu m by 326 mu m which is smaller than the existing designs. Besides of small area, the circuit has an advantage of low power with a power consumption of less than 50 mu W.
机译:提出了一种基于ISO / IEC 15693协议的完全集成的区域高效数字控制电路,用于高频RFID标签芯片。该提出的电路主要由脉冲位置调制解码器,曼彻斯特编码器,反应,低电源电路和其他控制逻辑组成。它支持六种不同的数据速率,即低或高数据速率,其中一个子载波(6.62或26.48 kbit / s),低或高数据速率,两个子载波(6.67或26.69 kbit / s),带有一个子载波的快速数据速率( 13.24或52.97 kbit / s)。所提出的数字控制电路集成在RFID标签IC中,并使用0.18-MU M 2P6M CMOS工艺制造,面积为306μm,×326μm小于现有设计。除了小面积外,电路的优点是低功率,功耗小于50亩。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号