首页> 外文期刊>IEEE Transactions on Applied Superconductivity >SFQ standard cell-based circuit design of an internal linkspeeded-up Batcher-Banyan packet switch
【24h】

SFQ standard cell-based circuit design of an internal linkspeeded-up Batcher-Banyan packet switch

机译:内部链路加速的Batcher-Banyan数据包交换机的SFQ标准基于单元的电路设计

获取原文
获取原文并翻译 | 示例
           

摘要

We are developing a single-flux-quantum (SFQ) packet switch for over 1-Tb/s switching systems. Investigation of several switch topologies leads us to select the Batcher-Banyan packet switch because of its simplicity and regularity. The packet switch structure we propose consists of simple 2×2 unit switches each connected by speeded-up internal links. Numeric simulation showed that the speeded-up links greatly improved the throughput by resolving packet blocking, which is a major drawback of the Banyan switch. High throughput compatible to a crossbar switch was attained by using links whose speed was quadrupled. Moreover, the throughput did not decrease even though the number of input/output ports increased. Taking the speed of SFQ basic gates into account, the cycle time of the 2×2 unit switch reaches 25 ps, which is sufficient to achieve the 40-GHz operation. If unit switches are connected by quadrupled internal links, the Batcher-Banyan switch can accept the 10-Gb/s external input rate per channel. This indicates that the total throughput of a 128×128 switch exceeds 1 Tb/s. The unit switch was designed down to the SFQ gate level. To design a large SFQ circuit, we built several “standard” SFQ cells whose shape was square or rectangular with a unit width and height. Such shapes make it easier to place and connect a number of cells. We show some experimental results of testing SFQ standard cells and logic circuits
机译:我们正在开发用于1-Tb / s交换系统的单通量量子(SFQ)分组交换器。对几种交换机拓扑结构的研究使我们选择Batcher-Banyan分组交换机,因为它简单且规则。我们提出的分组交换机结构由简单的2×2单元交换机组成,每个交换机都通过加速的内部链接进行连接。数值模拟表明,加速的链路通过解决数据包阻塞大大提高了吞吐量,这是Banyan交换机的主要缺点。通过使用速度提高了四倍的链接,可实现与纵横开关兼容的高吞吐量。此外,即使输入/输出端口的数量增加,吞吐量也不会降低。考虑到SFQ基本门的速度,2×2单位开关的周期时间达到25 ps,足以实现40 GHz的运行。如果单元交换机通过四倍的内部链路连接,则Batcher-Banyan交换机可以接受每通道10 Gb / s的外部输入速率。这表明128×128交换机的总吞吐量超过1 Tb / s。单位开关的设计降至SFQ门控级别。为了设计大型SFQ电路,我们构建了几个“标准” SFQ单元,它们的形状为正方形或矩形,并具有单位宽度和高度。这种形状使放置和连接多个单元更加容易。我们展示了测试SFQ标准单元和逻辑电路的一些实验结果

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号