...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A low-power ADC with compact AGC loop for LR-WPAN receivers
【24h】

A low-power ADC with compact AGC loop for LR-WPAN receivers

机译:具有紧凑AGC环路的低功耗ADC,用于LR-WPAN接收器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a novel pipelined analog-to-digital converter (ADC) with a dB-linearity automatic gain control (AGC) loop that exhibits both power and area efficiencies for low-rate wireless personal area network (LR-WPAN) receiver applications. The AGC loop is designed based on feedback architecture for high linearity and a full-digitally control method is proposed to simplify the gain adjusting. The sample-and-hold amplifier less (SHA-less) scheme is employing in ADC design, and moreover, an evaluation-time-sharing technique which combined opamp- and capacitor-sharing is presented for low power consumption and elimination of memory effect. The proposed circuit shows a gain error less than ±0.56 dB in a wide dynamic range of about 70 dB by 2 dB/step and achieves a maximum IIP3, SNDR, SFDR of 16.27 dBm, 41.87 dB, 58.72 dB, respectively. Designed in a 0.18 μm CMOS technology, the proposed circuit has been integrated in the LR-WPAN transceiver. The chip area is as small as 0.94 mm2 and the total power consumption is only 7.62 mW from a 1.8 V single supply.
机译:本文提出了一种具有dB线性自动增益控制(AGC)环路的新型流水线式模数转换器(ADC),该环路在低速率无线个人局域网(LR-WPAN)接收器应用中显示出功率和面积效率。基于反馈架构设计了AGC环路,以实现高线性度,并提出了一种全数字控制方法来简化增益调整。 ADC设计中采用了一种不带采样保持放大器(SHA-less)的方案,此外,还提出了一种将运算放大器和电容器共享相结合的评估时间共享技术,以降低功耗并消除存储效应。拟议中的电路在大约70dB x 2dB / step的宽动态范围内显示出小于±0.56dB的增益误差,并且分别实现了16.27dBm,41.87dB,58.72dB的最大IIP3,SNDR,SFDR。该电路采用0.18μmCMOS技术进行设计,已集成在LR-WPAN收发器中。芯片面积小至0.94 mm2,1.8 V单电源的总功耗仅为7.62 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号