首页> 美国卫生研究院文献>other >A Novel Byte-Substitution Architecture for the AES Cryptosystem
【2h】

A Novel Byte-Substitution Architecture for the AES Cryptosystem

机译:AES密码系统的新型字节替换架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The performance of Advanced Encryption Standard (AES) mainly depends on speed, area and power. The S-box represents an important factor that affects the performance of AES on each of these factors. A number of techniques have been presented in the literature, which have attempted to improve the performance of the S-box byte-substitution. This paper proposes a new S-box architecture, defining it as ultra low power, robustly parallel and highly efficient in terms of area. The architecture is discussed for both CMOS and FPGA platforms, and the pipelined architecture of the proposed S-box is presented for further time savings and higher throughput along with higher hardware resources utilization. A performance analysis and comparison of the proposed architecture is also conducted with those achieved by the existing techniques. The results of the comparison verify the outperformance of the proposed architecture in terms of power, delay and size.
机译:高级加密标准(AES)的性能主要取决于速度,面积和功率。 S-box代表一个重要因素,在这些因素中,每个因素都会影响AES的性能。文献中已经提出了许多技术,这些技术试图改善S-box字节替换的性能。本文提出了一种新的S-box架构,将其定义为超低功耗,鲁棒并行和高效的区域。讨论了针对CMOS和FPGA平台的体系结构,并提出了所建议的S-box的流水线体系结构,以进一步节省时间,提高吞吐量并提高硬件资源利用率。还对所提出的体系结构进行了性能分析和比较,并与现有技术进行了比较。比较结果验证了所提出架构在功率,延迟和大小方面的出色表现。

著录项

  • 期刊名称 other
  • 作者单位
  • 年(卷),期 -1(10),10
  • 年度 -1
  • 页码 e0138457
  • 总页数 17
  • 原文格式 PDF
  • 正文语种
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号