首页> 美国卫生研究院文献>Scientific Reports >Scalable excitatory synaptic circuit design using floating gate based leaky integrators
【2h】

Scalable excitatory synaptic circuit design using floating gate based leaky integrators

机译:使用基于浮栅的泄漏积分器可扩展的兴奋性突触电路设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We propose a scalable synaptic circuit realizing spike timing dependent plasticity (STDP)—compatible with randomly spiking neurons. The feasible working of the circuit was examined by circuit simulation using the BSIM 4.6.0 model. A distinguishable feature of the circuit is the use of floating-gate integrators that provide the compact implementation of biologically plausible relaxation time scale. This relaxation occurs on the basis of charge tunneling that mainly relies upon area-independent tunnel barrier properties (e.g. barrier width and height) rather than capacitance. The circuit simulations feature (i) weight-dependent STDP that spontaneously limits the synaptic weight growth, (ii) competitive synaptic adaptation within both unsupervised and supervised frameworks with randomly spiking neurons. The estimated power consumption is merely 34 pW, perhaps meeting one of the most crucial principles (power-efficiency) of neuromorphic engineering. Finally, a means of fine-tuning the STDP behavior is provided.
机译:我们提出了一种可扩展的突触电路,该电路可实现依赖于尖峰时序的可塑性(STDP),与随机尖峰神经元兼容。使用BSIM 4.6.0模型通过电路仿真检查了电路的可行工作。该电路的一个显着特点是使用浮栅积分器,该器件可实现生物学上合理的弛豫时间标度的紧凑实现。这种弛豫是基于电荷隧穿而发生的,电荷隧穿主要取决于与面积无关的隧道势垒特性(例如势垒宽度和高度),而不是电容。电路仿真的特点是(i)自发限制突触重量增长的依赖体重的STDP,(ii)在无监督和受监督框架内具有随机尖峰神经元的竞争性突触适应。估计的功耗仅为34 pW,也许满足了神经形态工程学的最关键原理之一(功率效率)。最后,提供了一种微调STDP行为的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号