首页> 中文期刊>光电子快报:英文版 >Study of a SiGe-HBT-based 1:2 demultiplexer IC up to 100 Gb/s rate

Study of a SiGe-HBT-based 1:2 demultiplexer IC up to 100 Gb/s rate

     

摘要

An ultra-high speed 1:2 demultiplexer for optical fiber communication systems is designed utilizing the IHP 0.25 μm SiGe BiCMOS technology. The latch of the demultiplexer core circuit is researched. Based on the current measurement condition, a high-gain and wide-bandwidth clock buffer is designed to drive large load. Transmission line theory for ultra-high speed circuits is used to design matching network to solve the matching problem among the input, output and internal signals. The transient analysis shows that this demultiplexer can demultiplex one 100 Gb/s input into two 50 Gb/s outputs. The chip area of it is 0.7 mm×0.47 mm, the input and output data are both at 400 mVP-P PCML standard voltage level, and the power consumption of the IC is 900 mW at the power supply of -4 V.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号