首页> 中文期刊>电子科技学刊 >A Strong Anti-Jamming Algorithm Based on FPGA for Estimating Loop Delay in Digital Predistortion System

A Strong Anti-Jamming Algorithm Based on FPGA for Estimating Loop Delay in Digital Predistortion System

     

摘要

At present what are the key points focused in the research of loop-delay estimation for the digital predistorter in the radio frequency (RF) power amplifier system is reducing its complexity of engineering realization and improving anti-jamming ability and computational speed. Besides, opening up its application scope should be contained. For these targets, a novel method including integer loop delay estimation and fractional part is proposed. The integer part applies amplitude-difference summation function and the fractional one adopts the method of finite impulse response (FIR) linear interpolation. The algorithm finds wide applications. What is more, strong anti-jamming ability and low complexity are also its merits. Simulation results support the above opinion. Digital predistortion (DPD) system based on this algorithm achieves good performance.

著录项

  • 来源
    《电子科技学刊》|2012年第4期|358-362|共5页
  • 作者单位

    School of Electronic Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China;

    School of Electronic Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China;

    School of Electronic Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China;

    School of Electronic Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China;

  • 原文格式 PDF
  • 正文语种 chi
  • 中图分类
  • 关键词

  • 入库时间 2023-07-26 00:13:13

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号