首页> 中文期刊> 《北京理工大学学报:英文版》 >Low spurious noise frequency synthesis based on a DDS-driven wideband PLL architecture

Low spurious noise frequency synthesis based on a DDS-driven wideband PLL architecture

         

摘要

An S-band frequency synthesizer for a stepped-frequency radar is presented.This frequency synthesizer is based on a direct digital synthesizer(DDS)-driven wideband phase-locked loop(PLL)architecture which can achieve low spurious noise and rapid frequency hopping simultaneously.The mechanism of introducing high level spurs by the images of DDS digital to analog convertor(DAC)output is analyzed.A novel DDS frequency planning method is proposed to ensure low colored noise within the entire bandwidth.The designed output frequency range is 3.765-4.085GHz,and the step size is 5MHz with frequency agility of less than 1μs.Measured results demonstrate that the average spurious free dynamic range(SFDR)is about 64dBc in a 320MHz bandwidth.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号