首页> 外文学位 >A Verilog 8051 soft core for FPGA applications.
【24h】

A Verilog 8051 soft core for FPGA applications.

机译:用于FPGA应用的Verilog 8051软核。

获取原文
获取原文并翻译 | 示例

摘要

The objective of this thesis was to develop an 8051 microcontroller soft core in the Verilog hardware description language (HDL). Each functional unit of the 8051 microcontroller was developed as a separate module, and tested for functionality using the open-source VHDL Dalton model as benchmark. These modules were then integrated to operate as concurrent processes in the 8051 soft core. The Verilog 8051 soft core was then synthesized in Quartus RTM II simulation and synthesis environment (Altera Corp., San Jose, CA, www.altera.com) and yielded the expected behavioral response to test programs written in 8051 assembler residing in the v8051 ROM. The design can operate at speeds up to 41 MHz and used only 16% of the FPGA fabric, thus allowing complex systems to be designed on a single chip. Further research and development can be performed on v8051 to enhance performance and functionality.
机译:本文的目的是用Verilog硬件描述语言(HDL)开发8051微控制器软核。 8051微控制器的每个功能单元都是作为单独的模块开发的,并使用开源VHDL道尔顿模型作为基准测试了功能。然后将这些模块集成为在8051软核中作为并发进程进行操作。然后,在Quartus RTM II仿真和综合环境(Altera Corp.,加利福尼亚州圣何塞,www.altera.com)中综合了Verilog 8051软核,并针对驻留在v8051 ROM中的8051汇编程序编写的测试程序产生了预期的行为响应。 。该设计可以以高达41 MHz的速度运行,并且仅使用FPGA架构的16%,因此可以在单个芯片上设计复杂的系统。可以对v8051进行进一步的研究和开发,以增强性能和功能。

著录项

  • 作者

    Rangoonwala, Sakina.;

  • 作者单位

    University of North Texas.;

  • 授予单位 University of North Texas.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2009
  • 页码 88 p.
  • 总页数 88
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号