首页> 外文学位 >Techniques for automatic test knowledge extraction from compiled circuits.
【24h】

Techniques for automatic test knowledge extraction from compiled circuits.

机译:从编译电路中自动提取测试知识的技术。

获取原文
获取原文并翻译 | 示例

摘要

In the past, research has shown that the use of high-level test knowledge can be used to greatly accelerate the test generation process. The problem was that no techniques were developed to extract this knowledge from a circuit. Typically, the only solution for a circuit designer was to manually extract the test knowledge. When designers are using sophisticated high-level synthesis tools (e.g., a silicon compiler), the designer may not be competent to extract this type of knowledge. In this thesis, solutions to the problem of automatically extracting this high-level knowledge from the structure of a compiled circuit are presented.; Two different types of knowledge are addressed. The first type of knowledge is a testability measure. We present solutions to the problem estimating the testability for circuits defined at a functional level. By using an information theoretic testability measure, the concepts of controllability and observability are captured. Instead of requiring exhaustive enumeration of the input space to compute the measure (as has been previously suggested), we presented two different methods for efficiently and accurately estimating the measure. In addition, we have present various applications of the measure, including automatic circuit partitioning and test point insertion.; The second type of knowledge is used in test generation. We describe techniques to automatically extract high-level test and DFT knowledge from the structure of compiled circuits. These techniques work autonomously and require no user intervention. This system has been implemented in a SUN workstation environment and is known as DELPHI. It operates on the high-level dataflow representation of a compiled circuit and generates the test knowledge in the form of lists of primary input assignments. Achieving both high levels of fault coverage and fast performance, DELPHI can extract test knowledge from both non-sequential and sequential circuits. When test knowledge extraction is unsuccessful, additional DFT knowledge is obtained to efficiently represent design for testability options. In those cases in which users are able to provide test knowledge, techniques to verify user-provided knowledge are described.
机译:过去,研究表明,可以使用高级测试知识来极大地加速测试生成过程。问题在于没有开发任何技术来从电路中提取该知识。通常,电路设计人员的唯一解决方案是手动提取测试知识。当设计人员使用复杂的高级综合工具(例如,硅编译器)时,设计人员可能无权提取此类知识。本文提出了一种从编译电路的结构中自动提取高级知识的解决方案。解决了两种不同类型的知识。第一类知识是可测性度量。我们提出了针对在功能级别定义的电路的可测试性估计问题的解决方案。通过使用信息理论上的可测性度量,可以掌握可控性和可观察性的概念。代替了对输入空间进行详尽的枚举来计算度量的方法(如先前所建议的),我们提出了两种不同的方法来有效,准确地估计度量。此外,我们还介绍了该措施的各种应用,包括自动电路划分和测试点插入。第二种知识用于测试生成。我们描述了从编译电路的结构中自动提取高级测试和DFT知识的技术。这些技术是自主运行的,不需要用户干预。该系统已在SUN工作站环境中实现,被称为DELPHI。它以编译电路的高级数据流表示形式运行,并以主要输入分配列表的形式生成测试知识。同时实现高水平的故障覆盖率和快速性能,DELPHI可以从非顺序电路和顺序电路中提取测试知识。当测试知识提取不成功时,将获得其他DFT知识,以有效地表示可测试性选项的设计。在用户能够提供测试知识的那些情况下,将描述验证用户提供的知识的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号