首页> 外文学位 >Strategies for enhancing DC gain and settling performance of amplifiers.
【24h】

Strategies for enhancing DC gain and settling performance of amplifiers.

机译:增强放大器的直流增益和稳定性能的策略。

获取原文
获取原文并翻译 | 示例

摘要

The operational amplifier (op amp) is one of the most widely used and important building blocks in analog circuit design. High gain and high speed are two important properties of op amps because they determine the settling behavior of the op amps. As supply voltages decrease, the realization of high gain amplifiers with large Gain-Bandwidth-Products (GBW) has become challenging. The major focus in this dissertation is on the negative output impedance gain enhancement technique. The negative impedance gain enhancement technique offers potential for achieving very high gain and energy-efficient fast settling and is low-voltage compatible. Misconceptions that have limited the practical adoption of this gain enhancement technique are discussed. A new negative conductance gain enhancement technique was proposed. The proposed circuit generates a negative conductance with matching requirements for achieving very high DC gain that are less stringent than those for existing -g m gain enhancement schemes. The proposed circuit has potential for precise digital control of a very large DC gain. A prototype fully differential CMOS operational amplifier was designed and fabricated based on the proposed gain enhancement technique. Experimental results which showed a DC gain of 85dB and an output swing of 876mVp-p validated the fundamental performance characteristics of this technique. In a separate section, a new amplifier architecture with bandpass feedforward compensation is presented. It is shown that a bandpass feedforward path can be used to substantially extend the unity-gain-frequency of an operational amplifier. Simulation results predict significant improvements in rise time and settling performance and show that the bandpass compensation scheme is reasonably robust. In the final section, a new technique for asynchronous data recovery based upon using a delay line in the incoming data path is introduced. The proposed data recovery system is well suited for tight tolerance channels and coding systems supporting standards that limit the maximum number of consecutive 0's and 1's in a data stream. This system does not require clock recovery, suffers no loss of data during acquisition, has a reduced sensitivity to jitter in the incoming data and does not exhibit jitter enhancement associated with VCO tracking in a PLL.
机译:运算放大器(op amp)是模拟电路设计中使用最广泛,最重要的组成部分之一。高增益和高速度是运算放大器的两个重要属性,因为它们决定了运算放大器的建立行为。随着电源电压的降低,具有大增益带宽乘积(GBW)的高增益放大器的实现变得充满挑战。本文主要研究负输出阻抗增益增强技术。负阻抗增益增强技术为实现非常高的增益和节能高效的快速建​​立提供了潜力,并且与低压兼容。讨论了限制这种增益增强技术实际应用的误解。提出了一种新的负电导增益增强技术。所提出的电路产生的负电导具有匹配要求,以实现非常高的DC增益,该要求不如现有的-g m 增益增强方案那样严格。所提出的电路具有对非常大的直流增益进行精确数字控制的潜力。基于提出的增益增强技术,设计并制造了原型全差分CMOS运算放大器。实验结果表明,DC增益为85dB,输出摆幅为876mVp-p,证明了该技术的基本性能。在单独的部分中,介绍了一种具有带通前馈补偿的新型放大器架构。示出了带通前馈路径可以用于基本上扩展运算放大器的单位增益频率。仿真结果预示了上升时间和稳定性能的显着改善,并表明带通补偿方案相当可靠。在最后一节中,介绍了一种基于在传入数据路径中使用延迟线的异步数据恢复的新技术。所提出的数据恢复系统非常适合严格的容限通道和支持标准的编码系统,这些标准限制了数据流中连续0和1的最大数量。该系统不需要时钟恢复,在采集过程中不会丢失数据,对输入数据的抖动具有降低的灵敏度,并且不会表现出与PLL中的VCO跟踪相关的抖动增强。

著录项

  • 作者

    Yan, Jie.;

  • 作者单位

    Iowa State University.;

  • 授予单位 Iowa State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2002
  • 页码 103 p.
  • 总页数 103
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号