首页> 外文学位 >Integrating timing diagram protocols with HLA simulations.
【24h】

Integrating timing diagram protocols with HLA simulations.

机译:将时序图协议与HLA仿真集成。

获取原文
获取原文并翻译 | 示例

摘要

Manufacturers and integrators of hardware components and Systems-on-Chip Intellectual Property need to model and simulate the hardware interfacing behaviors of the product before the physical integration into a hardware system. This thesis focuses on the simulation of hardware systems interfacing behaviors based on the system components' signaling scenarios in the modeling process. Timing diagrams are employed to specify the signaling scenarios since timing diagrams have a wide acceptance among hardware professionals in describing, visualizing and analyzing signaling behavior and timing relations. The High Level Architecture (HLA) is used as a simulation platform since the HLA has gained rapid popularity for supporting simulation interoperability and reusability. The thesis proposes a simulator architecture and design, which follows the object-oriented paradigm and satisfies simulation interoperability goals. The proposed architecture reuses component simulations, which interact at levels of abstraction above the details of signaling, and introduces new modules that encapsulate and enable signaling behaviors.
机译:硬件组件和片上系统知识产权的制造商和集成商需要在物理集成到硬件系统之前对产品的硬件接口行为进行建模和仿真。本文着重于在建模过程中基于系统组件的信令场景对硬件系统接口行为进行仿真。由于时序图在描述,可视化和分析信令行为和时序关系方面受到硬件专业人员的广泛接受,因此采用时序图来指定信令场景。由于HLA在支持仿真互操作性和可重用性方面已迅速普及,因此将其用作仿真平台。本文提出了一种仿真器的体系结构和设计,它遵循了面向对象的范式,并满足了仿真互操作性的目标。所提出的体系结构重用了组件仿真,该组件仿真在信令详细信息之上的抽象级别进行交互,并引入了封装和启用信令行为的新模块。

著录项

  • 作者

    Khalil, Hossam.;

  • 作者单位

    Carleton University (Canada).;

  • 授予单位 Carleton University (Canada).;
  • 学科 Computer science.
  • 学位 M.Sc.
  • 年度 2003
  • 页码 128 p.
  • 总页数 128
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号