首页> 外文学位 >An interconnect-centric approach for adapting voltage and frequency in heterogeneous system-on-a-chip.
【24h】

An interconnect-centric approach for adapting voltage and frequency in heterogeneous system-on-a-chip.

机译:一种以互连为中心的方法,用于在异构片上系统中适应电压和频率。

获取原文
获取原文并翻译 | 示例

摘要

This dissertation proposes a power-aware SoC design methodology, which is characterized by four key elements. First, SoC infrastructure is developed specifically to create modularity in both the physical floorplan, and application. Second, a statically scheduled interconnect approach eases physical design, limits network overhead, and assures predictable interconnect behavior. This interconnect approach is well suited for signal processing applications critical to portable electronics, including video and speech coding, graphics, and cryptography. Third, system modularity is exploited for power savings by allowing the independent development and use of reconfigurable processing cores. Dynamic parameterization is proposed as a formalism for run-time reconfiguration of these cores. Finally, interconnect behavior monitoring is used to estimate core utilization and control individual voltage and frequency scaling for each core.; This SoC methodology is applied to create and evaluate power-aware infrastructure for the Adaptive System-on-a-Chip (aSoC). Layout level models are implemented to measure performance and verify architectural assumptions. In aSoC the global floorplan is enforced with specific regions and process layers allocated for cores and interconnect. As a result, infrastructure overhead can be less than 5% depending on the granularity of the desired IP cores. Interconnect mesh regularity allows for efficient use of resources as well as providing fast and predictable communication links. This structure allows for the routing of global interconnect, global clock, and multiple supply grids together in the top three layers of metal.; The combination of dynamically parameterized cores and system wide voltage scaling has the potential to reduce power consumption in future SoC devices by more than 90%.
机译:本文提出了一种具有功耗意识的SoC设计方法,该方法具有四个关键要素。首先,专门开发SoC基础结构以在物理平面图和应用程序中创建模块化。其次,静态调度的互连方法可简化物理设计,限制网络开销并确保可预测的互连行为。这种互连方法非常适合对便携式电子设备至关重要的信号处理应用,包括视频和语音编码,图形和加密。第三,通过允许独立开发和使用可重配置处理内核来利用系统模块化来节省功率。提出动态参数化作为这些内核运行时重新配置的形式。最后,互连行为监视用于估计内核利用率并控制每个内核的单独电压和频率缩放。此SoC方法论可用于创建和评估自适应片上系统(aSoC)的功耗感知基础架构。实施布局级别模型以测量性能并验证体系结构假设。在SoC中,全球平面图由分配给核心和互连的特定区域和过程层实施。结果,取决于所需IP内核的粒度,基础架构开销可以小于5%。互连网格规则性可以有效利用资源,并提供快速且可预测的通信链接。这种结构允许在顶部的三层金属中共同路由全局互连,全局时钟和多个电源网格。 动态参数化内核与系统范围内的电压调节相结合,有可能将未来SoC器件的功耗降低90%以上。

著录项

  • 作者

    Laffely, Andrew James.;

  • 作者单位

    University of Massachusetts Amherst.;

  • 授予单位 University of Massachusetts Amherst.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2003
  • 页码 163 p.
  • 总页数 163
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号