首页> 外文学位 >Design and Optimization of Power MOSFET Output Stage for High-Frequency Integrated DC-DC Converters.
【24h】

Design and Optimization of Power MOSFET Output Stage for High-Frequency Integrated DC-DC Converters.

机译:高频集成DC-DC转换器的功率MOSFET输出级的设计和优化。

获取原文
获取原文并翻译 | 示例

摘要

Switching device power losses place critical limits on the design and performance of high-frequency integrated DC-DC converters. Especially, the layout of metal interconnects in lateral power MOSFETs has a profound effect on their on-resistances and conduction power losses. This thesis presents an analytical interconnect modeling and layout optimization technique for large-area power MOSFETs. The layout optimization of 24V LDMOS transistors in the area of 1 mm2 has achieved an improvement of 55 % in its on-resistance. The simulation result has been verified by experimental measurements on a test chip fabricated in TSMC 0.25 microm HV CMOS technology. In addition, this thesis presents an optimized output stage design methodology for the implementation of a 4 MHz, 12V to 1V integrated DC-DC converter. A segmented output stage scheme is employed to increase the converter efficiency at light load conditions. The peak efficiency of 84% was achieved at load current of 2 A.
机译:开关设备的功率损耗对高频集成DC-DC转换器的设计和性能提出了严格的限制。特别是,横向功率MOSFET中金属互连的布局对其导通电阻和传导功率损耗具有深远的影响。本文提出了一种用于大面积功率MOSFET的分析互连建模和布局优化技术。在1 mm2的面积内优化了24V LDMOS晶体管的布局,导通电阻提高了55%。仿真结果已通过在台积电0.25微米HV CMOS技术中制造的测试芯片上的实验测量得到验证。此外,本文提出了一种用于实现4 MHz,12V至1V集成DC-DC转换器的优化输出级设计方法。采用分段输出级方案来提高轻载条件下的转换器效率。在2 A的负载电流下达到84%的峰值效率。

著录项

  • 作者

    Lee, Junmin.;

  • 作者单位

    University of Toronto (Canada).;

  • 授予单位 University of Toronto (Canada).;
  • 学科 Electrical engineering.;Computer engineering.
  • 学位 M.A.Sc.
  • 年度 2012
  • 页码 93 p.
  • 总页数 93
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-17 11:43:51

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号