首页> 外文学位 >Calibrated continuous-time sigma-delta modulators.
【24h】

Calibrated continuous-time sigma-delta modulators.

机译:校准的连续时间sigma-delta调制器。

获取原文
获取原文并翻译 | 示例

摘要

To provide more information mobility, many wireless communication systems such as WCDMA and EDGE in phone systems, bluetooth and WIMAX in communication networks have been recently developed. Recent efforts have been made to build the all-in-one next generation device which integrates a large number of wireless services into a single receiving path in order to raise the competitiveness of the device. Among all the receiver architectures, the high-IF receiver presents several unique properties for the next generation receiver by digitalizing the signal at the intermediate frequency around a few hundred MHz. In this architecture, the modulation/demodulation schemes, protocols, equalization, etc., are all determined in a software platform that runs in the digital signal processor (DSP) or FPGA. The specifications for most of front-end building blocks are relaxed, except the analog-to-digital converter (ADC). The requirements of large bandwidth, high operational frequency and high resolution make the design of the ADC very challenging.;Solving the bottleneck associated with the high-IF receiver architecture is a major focus of many ongoing research efforts. In this work, a 6th-order bandpass continuous-time sigma-delta ADC with measured 68.4dB SNDR at 10MHz bandwidth to accommodate video applications is proposed. Tuned at 200 MHz, the fs/4 architecture employs an 800 MHz clock frequency. By making use of a unique software-based calibration scheme together with the tuning properties of the bandpass filters developed under the umbrella of this project, the ADC performance is optimized automatically to fulfill all requirements for the high-IF architecture.;In a separate project, other critical design issues for continuous-time sigma-delta ADCs are addressed, especially the issues related to unit current source mismatches in multi-level DACs as well as excess loop delays that may cause loop instability. The reported solutions are revisited to find more efficient architectures. The aforementioned techniques are used for the design of a 25MHz bandwidth lowpass continuous-time sigma-delta modulator with time-domain two-step 3-bit quantizer and DAC for WiMAX applications. The prototype is designed by employing a level-to-pulse-width modulation (PWM) converter followed by a single-level DAC in the feedback path to translate the typical digital codes into PWM signals with the proposed pulse arrangement. Therefore, the non-linearity issue from current source mismatch in multi-level DACs is prevented. The jitter behavior and timing mismatch issue of the proposed time-based methods are fully analyzed. The measurement results of a chip prototype achieving 67.7dB peak SNDR and 78dB SFDR in 25MHz bandwidth properly demonstrate the design concepts and effectiveness of time-based quantization and feedback.;Both continuous-time sigma-delta ADCs were fabricated in mainstream CMOS 0.18um technologies, which are the most popular in today's consumer electronics industry.
机译:为了提供更多的信息移动性,最近已经开发了许多无线通信系统,例如电话系统中的WCDMA和EDGE,通信网络中的蓝牙和WIMAX。为了提高设备的竞争力,最近进行了努力以构建将下一代无线设备集成到单个接收路径中的多合一下一代设备。在所有接收器体系结构中,高中频接收器通过将数百MHz左右的中频信号数字化,为下一代接收器提供了几种独特的性能。在这种架构中,调制/解调方案,协议,均衡等都由运行在数字信号处理器(DSP)或FPGA中的软件平台确定。除了模数转换器(ADC)以外,大多数前端构建块的规范都放宽了。大带宽,高工作频率和高分辨率的要求使ADC的设计非常具有挑战性。解决与高中频接收机架构相关的瓶颈是许多正在进行的研究工作的主要重点。在这项工作中,提出了一种六阶带通连续时间∑-Δ ADC,在10MHz带宽下具有68.4dB的SNDR,可适应视频应用。 fs / 4架构的调谐频率为200 MHz,采用800 MHz时钟频率。通过使用独特的基于软件的校准方案以及在该项目范围内开发的带通滤波器的调谐特性,可以自动优化ADC性能,以满足高中频架构的所有要求。 ,解决了连续时间sigma-delta ADC的其他关键设计问题,尤其是与多电平DAC中单位电流源不匹配以及可能导致环路不稳定的过多环路延迟有关的问题。再次介绍所报告的解决方案以找到更有效的体系结构。前述技术用于设计25MHz带宽的低通连续时间sigma-delta调制器,该调制器具有时域两步3位量化器和DAC,适用于WiMAX应用。该原型是通过在反馈路径中使用一个电平至脉冲宽度调制(PWM)转换器和一个单级DAC来设计的,从而利用提出的脉冲安排将典型的数字代码转换为PWM信号。因此,可以防止多电平DAC中电流源失配引起的非线性问题。充分分析了所提出的基于时间的方法的抖动行为和时序失配问题。芯片原型在25MHz带宽下达到67.7dB峰值SNDR和78dB SFDR的测量结果正确地证明了基于时间的量化和反馈的设计理念和有效性。两种连续时间sigma-delta ADC均采用主流CMOS 0.18um技术制造,这是当今消费电子行业中最受欢迎的。

著录项

  • 作者

    Lu, Cho-Ying.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 175 p.
  • 总页数 175
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号