首页> 外文学位 >Automated mapping of clocked logic to quasi-delay insensitive circuits.
【24h】

Automated mapping of clocked logic to quasi-delay insensitive circuits.

机译:时钟逻辑自动映射到准延迟不敏感电路。

获取原文
获取原文并翻译 | 示例

摘要

Pages in Study: 121 Candidate for Degree of Doctor of Philosophy The use of computer aided design (CAD) tools has catalyzed the growth of IC design techniques. The rapid growth in transistor count for synchronous digital circuits has increased circuit complexity. This growing complexity of synchronous circuits has exposed design issues such as clock skew, increased power consumption, increased electromagnetic interference and worst case performance.; The increasing number of challenges posed by synchronous designs has encouraged researchers to explore asynchronous design techniques as an alternative methodology. Asynchronous circuits do not use a global clock signal that is the primary cause of many design challenges faced by synchronous designers. It has also been shown in some designs that asynchronous circuits consumes less power, and exhibits better average case performance than synchronous circuits.; Asynchronous design techniques, even with their various advantages over synchronous systems, are not widely accepted by logic designers. This is due to the shortcomings of asynchronous design methodologies, primarily, the limited availability of CAD tool support and the use of proprietary specification languages.; To overcome the shortcomings of current asynchronous design techniques, this research uses a methodology for designing asynchronous circuits starting from clocked RTL design. This research extends the concepts of Phased Logic (PL) and marked graphs to quasi-delay insensitive gates (QDI) gates to create an asynchronous PL-QDI methodology. The PL methodology is easy to use as it maps conventional RTL designs into delay insensitive PL circuits using commercial CAD tools. Caltech's QDI gates exhibit fast forward latency, but the use of Caltech's methodology requires a user skilled in the pecurialities of the Caltech design methodology. This research uses best of Caltech's QDI circuit methodology and the PL methodology to come up with a new asynchronous PL-QDI methodology. It also presents a synthesis algorithm that uses commercially available synchronous CAD tools to map clocked designs to PL-QDI systems.; Results of this research show that third-party clocked RTL codes including intellectual property (IP) cores can be converted to asynchronous PL-QDI systems using the PL-QDI CAD tools presented in this research. This work shows how mature synchronous CAD tools can be used to design clockless circuits.
机译:研究页面:121哲学博士学位的候选人计算机辅助设计(CAD)工具的使用促进了IC设计技术的发展。用于同步数字电路的晶体管数量的快速增长增加了电路复杂性。同步电路越来越复杂,暴露出诸如时钟偏斜,功耗增加,电磁干扰增加以及最坏情况下的性能等设计问题。同步设计带来的挑战越来越多,这鼓励研究人员探索异步设计技术作为一种替代方法。异步电路不使用全局时钟信号,这是同步设计人员面临许多设计挑战的主要原因。在某些设计中还表明,与同步电路相比,异步电路消耗的功率更少,并且平均外壳性能更好。异步设计技术,即使它们比同步系统具有各种优势,也没有被逻辑设计人员广泛接受。这是由于异步设计方法的缺点,主要是,CAD工具支持的可用性有限以及使用专有规范语言。为了克服当前异步设计技术的缺点,本研究使用了一种从时钟RTL设计开始设计异步电路的方法。这项研究将相逻辑(PL)和标记图的概念扩展到准延迟不敏感门(QDI)门,以创建异步PL-QDI方法。 PL方法易于使用,因为它使用商业CAD工具将常规RTL设计映射到对延迟不敏感的PL电路中。加州理工学院的QDI门具有快速前向延迟,但是使用加州理工学院的方法需要熟练掌握加州理工学院设计方法的专家。这项研究充分利用了加州理工学院的QDI电路方法和PL方法,提出了一种新的异步PL-QDI方法。它还提出了一种综合算法,该算法使用商用同步CAD工具将时钟设计映射到PL-QDI系统。这项研究的结果表明,可以使用本研究中介绍的PL-QDI CAD工具将包括知识产权(IP)内核在内的第三方时钟RTL代码转换为异步PL-QDI系统。这项工作显示了如何使用成熟的同步CAD工具设计无时钟电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号