首页> 外文学位 >Power consumption in FPGA based bit-serial and bit-parallel digital filter systems.
【24h】

Power consumption in FPGA based bit-serial and bit-parallel digital filter systems.

机译:基于FPGA的位串行和位并行数字滤波器系统的功耗。

获取原文
获取原文并翻译 | 示例

摘要

The quest for reductions in power consumption is at the forefront of design challenges in the continuing development of the Integrated Circuit (IC). Power consumption is investigated in digital filters based on bit-serial and bit-parallel arithmetic implemented on Field Programmable Gate Arrays (FPGA). Bit-serial arithmetic is a time-multiplexed version of bit-parallel arithmetic that reuses smaller hardware resources over time. In theory, the same computation on the same platform at the same sample rate using two arithmetic types should not change power consumption. However, the bit-serial and bit-parallel arithmetic map to different fixed FPGA internal hardware resources. This changes the capacitance and switching activity of bit-serial and bit-parallel systems resulting in different power consumptions for operations with same external Input/Output (I/O) behavior. Power consumption changes in a bit-serial and bit-parallel digital filter with respect to implementation changes in arithmetic precision is determined. This allows the choice of the lower cost arithmetic type for an Infinite Impulse Response (IIR) multi-band equalizer based on the required System Word Length (SWL and multiplier Coefficient Word Length (CWL). Power consumption is also investigated for bit-serial and bit-parallel systems between (1) implementations using multiplication by constant and variable coefficients, (2) a Finite Impulse Response (FIR) low-pass filter and an IIR multi-band equalizer, and (3) FPGAs sorted into different classes based on manufacturing process variations in logic timing.
机译:在集成电路(IC)的持续发展中,降低功耗的要求是设计挑战的重中之重。在基于现场可编程门阵列(FPGA)实现的位串行和位并行算法的数字滤波器中研究了功耗。位串行算术是位并行算术的时分多路复用版本,可在一段时间内重用较小的硬件资源。从理论上讲,使用两种算术类型在相同平台上以相同采样率进行的相同计算不应更改功耗。但是,位串行和位并行算法映射到不同的固定FPGA内部硬件资源。这会改变位串行和位并行系统的电容和开关活动,从而导致具有相同外部输入/输出(I / O)行为的操作的功耗不同。确定相对于算术精度的实现变化而言,位串行和位并行数字滤波器中的功耗变化。这样就可以根据所需的系统字长(SWL和乘数系数字长(CWL))为无限冲激响应(IIR)多频带均衡器选择成本更低的算术类型,还研究了比特串行和串行总线的功耗。 (1)使用乘以常数和可变系数的实现;(2)有限冲激响应(FIR)低通滤波器和IIR多频带均衡器;以及(3)基于制造过程中逻辑时序的变化。

著录项

  • 作者

    Rahim, Saad Ashequr.;

  • 作者单位

    University of Calgary (Canada).;

  • 授予单位 University of Calgary (Canada).;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.Sc.
  • 年度 2007
  • 页码 157 p.
  • 总页数 157
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号