首页> 外文学位 >Reducing digital test volume using test point insertion.
【24h】

Reducing digital test volume using test point insertion.

机译:使用测试点插入减少数字测试量。

获取原文
获取原文并翻译 | 示例

摘要

Test cost accounts for more than 40% of the entire cost for making a chip. This figure is expected to grow even higher in the future. Two major factors that determine test cost are (a) test volume and (b) test application time. Several techniques such as compaction and compression have been proposed in the past to keep the test cost under an acceptable limit. However, due to the ever increasing size of today's digital very large scale integrated circuits, all prior known test cost reduction techniques are unable to keep the test cost under control.;In this dissertation, we present a new test point insertion (TPI) technique for regular cell-based application specific integrated chips (ASICs) and structured ASIC designs. The proposed technique can drastically reduce the test volume, the test application time and the test generation time. The TPI scheme facilitates the compression and the compaction algorithm to reduce test volume and test application time. By facilitating the automatic test pattern generation (ATPG) algorithm, we also reduce the test generation time. Test points are inserted using timing information, so they do not degrade performance. We present novel gain functions that quantify the reduction in test volume and ATPG time due to TPI and are used as heuristics to guide the selection of signal lines for inserting test points. We, then, show how test point insertion can be used to enhance the performance of a broadcast scan-based compressor. To further improve its performance, we use a new scan chain re-ordering algorithm to break the correlation that exists among different signal lines in the circuit due to a particular scan chain order. Experiments conducted with ISCAS '89, ITC '99, and few industrial benchmarks clearly demonstrate the effectiveness and scalability of the proposed technique. By using very little extra hardware for implementing test points and very little extra run time for the TPI step, we show that the test volume and test application can be reduced by up to 64.5% and test generation time can be reduced by up to 63.1% for structured ASIC designs. For the cell-based ASICs with broadcast scan compressors, experiments indicate that the proposed technique improves the compression by up to 46.6% and also reduces the overall ATPG CPU time by up to 49.3%.
机译:测试成本占芯片总成本的40%以上。预计该数字将来会更高。决定测试成本的两个主要因素是(a)测试量和(b)测试申请时间。过去已经提出了几种技术,例如压实和压缩,以将测试成本保持在可接受的限度内。然而,由于当今数字超大规模集成电路规模的不断扩大,所有先前已知的测试成本降低技术都无法将测试成本保持在可控制的范围内;在本文中,我们提出了一种新的测试点插入(TPI)技术适用于常规的基于单元的专用集成芯片(ASIC)和结构化ASIC设计。所提出的技术可以大大减少测试量,测试应用时间和测试生成时间。 TPI方案有助于压缩和压缩算法,以减少测试量和测试应用时间。通过促进自动测试模式生成(ATPG)算法,我们还减少了测试生成时间。使用时序信息插入测试点,因此它们不会降低性能。我们提出了新颖的增益函数,该函数量化了由于TPI而导致的测试量和ATPG时间的减少,并用作启发式方法,以指导选择插入测试点的信号线。然后,我们展示如何使用测试点插入来增强基于广播扫描的压缩器的性能。为了进一步提高其性能,我们使用新的扫描链重排序算法来打破由于特定扫描链顺序而在电路中不同信号线之间存在的相关性。使用ISCAS '89,ITC '99和少数工业基准进行的实验清楚地证明了所提出技术的有效性和可扩展性。通过使用很少的额外硬件来实现测试点以及很少的TPI步骤额外的运行时间,我们表明测试量和测试应用程序最多可减少64.5%,测试生成时间最多可减少63.1%用于结构化ASIC设计。对于具有广播扫描压缩器的基于单元的ASIC,实验表明,所提出的技术将压缩率提高了46.6%,并且将整个ATPG CPU时间减少了49.3%。

著录项

  • 作者

    Sethuram, Rajamani.;

  • 作者单位

    Rutgers The State University of New Jersey - New Brunswick.;

  • 授予单位 Rutgers The State University of New Jersey - New Brunswick.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 121 p.
  • 总页数 121
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号