首页> 外文会议>VLSI Technology (VLSIT), 2012 Symposium on >A simple new write scheme for low latency operation of phase change memory
【24h】

A simple new write scheme for low latency operation of phase change memory

机译:一种简单的新写入方案,用于相变存储器的低延迟操作

获取原文
获取原文并翻译 | 示例

摘要

The behavior of resistance drift after RESET operation for phase change memory (PCRAM) is investigated. We propose, for the first time, an effective way to accelerate the drift so that the program/read latency may better match that for DRAM for SCM (storage class memory) application. By simply applying an extra annealing pulse after RESET we can quickly anneal out many defects (that are responsible for the drift) and provide a drift-free period that enlarges the read window. A physical model is proposed to understand the defect annealing phenomenon, which predicts the resistance drift behavior well.
机译:研究了相变存储器(PCRAM)进行RESET操作后的电阻漂移行为。我们首次提出了一种有效的加速漂移的方法,以使程序/读取延迟可以更好地与用于SCM(存储类内存)应用程序的DRAM相匹配。通过在RESET之后简单地施加一个额外的退火脉冲,我们可以快速退火许多缺陷(造成漂移的原因),并提供无漂移周期,从而扩大了读取窗口。提出了一个物理模型来理解缺陷退火现象,从而很好地预测了电阻漂移行为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号