首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >New design method of low power over current protection circuit for low dropout regulator
【24h】

New design method of low power over current protection circuit for low dropout regulator

机译:低压差稳压器的低功耗过电流保护电路的新设计方法

获取原文

摘要

In this paper, a low power current protection circuit implemented in LDOs is presented. The proposed circuit, designed in 0.35 mum CMOS process, provides a precise limiting current as well as holding current with low dependency on both supply voltage and regulator output voltage. The experimental results showed the proposed circuit is operable in the regulator output voltage range VOUT = 1.2 V to VOUT = 3.6 V and supply voltage range VDD = VOUT + 0.5 V to VDD = 5.6 V . Since the proposed circuit is composed of few simple basic circuits such as comparator, Schmitt trigger, it has a low current consumption which is less than ISS = 0.82 muA at load current ILOAD = 200 mA. This makes the circuit suitable for low power and low voltage LDO design.
机译:本文提出了一种在LDO中实现的低功耗电流保护电路。拟议中的电路采用0.35微米CMOS工艺设计,可提供精确的限制电流以及保持电流,而对电源电压和调节器输出电压的依赖性较低。实验结果表明,该电路可在稳压器输出电压范围V OUT = 1.2 V至V OUT = 3.6 V和电源电压范围VDD = V 的情况下工作OUT + 0.5 V至VDD = 5.6V。由于拟议的电路由比较器,施密特触发器等几个简单的基本电路组成,因此在负载电流ILOAD = 200 mA时,电流消耗低,小于ISS = 0.82μA。这使得该电路适合于低功耗和低压LDO设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号