首页> 外文会议>Update on New Power Electronic Techniques >Improved fault emulation for synchronous sequential circuits
【24h】

Improved fault emulation for synchronous sequential circuits

机译:改进了同步时序电路的故障仿真

获取原文
获取原文并翻译 | 示例

摘要

Current paper presents new alternatives for accelerating the task of fault simulation for sequential circuits by hardware emulation on FPGA. Fault simulation is an important subtask in test pattern generation and it is frequently used throughout the test generation process. The problems associated to fault emulation for sequential circuits are explained and alternative implementations are discussed. An environment for hardware emulation of fault simulation is presented. It incorporates hardware support for fault dropping. The proposed approach allows simulation speed-up of 40 to 500 times as compared to the state-of-the-art in fault simulation. Average speedup provided by the method is 250 that is about an order of magnitude higher than previously cited in the literature. Based on the experiments, we can conclude that it is beneficial to use emulation when large numbers of test vectors is required.
机译:当前的论文提出了通过FPGA上的硬件仿真来加速时序电路故障仿真任务的新方法。故障模拟是测试模式生成中的重要子任务,在测试生成过程中经常使用。解释了与时序电路故障仿真相关的问题,并讨论了其他实现方式。提出了用于故障仿真的硬件仿真的环境。它集成了用于故障排除的硬件支持。与故障仿真中的最新技术相比,该方法可将仿真速度提高40到500倍。该方法提供的平均加速比为250,这比先前在文献中引用的速度高大约一个数量级。根据实验,我们可以得出结论,当需要大量的测试向量时,使用仿真是有益的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号