首页> 外文会议>Proceedings of the 8th ACM/IEEE international workshop on Timing issues in the specification and synthesis of digital systems >Performance optimization of single-phase level-sensitive circuits using time borrowing and non-zero clock skew
【24h】

Performance optimization of single-phase level-sensitive circuits using time borrowing and non-zero clock skew

机译:利用时间借用和非零时钟偏移来优化单相电平敏感电路的性能

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a linear programming (LP) formulation for performance optimization of large-scale, synchronous circuits with level-sensitive latches. The proposed formulation permits circuits to operate at a higher clock frequency---that is, with a lower clock period---by the application of both non-zero clock skew scheduling [7] and time borrowing [9]. This LP formulation is computationally efficient and demonstrates significant circuit performance improvement. Unlike the approach documented in [2], the LP model of the clock period minimization problem presented here is stand-alone and independent of the specific LP solver (solution algorithm) used. The modified big M (MBM) method is introduced and applied to the linearization of the non-linear timing constraints of level-sensitive circuits into a solvable set of fully linear constraints. Clock period improvements as large as 63% are demonstrated over conventional flip-flop based circuits with zero clock skew. These improvements are shown onthe ISCAS'89 benchmark circuits by using the industrial linear solver CPLEX [1].
机译:本文描述了一种线性编程(LP)公式,用于优化具有电平敏感锁存器的大型同步电路的性能。通过应用非零时钟偏斜调度[7]和时间借用[9],所提出的公式允许电路以较高的时钟频率(即,以较低的时钟周期)工作。该LP公式计算效率高,并证明了电路性能的显着提高。与文献[2]中记载的方法不同,此处介绍的时钟周期最小化问题的LP模型是独立的,并且与所使用的特定LP解算器(求解算法)无关。引入了改进的big M(MBM)方法并将其应用于将电平敏感电路的非线性时序约束线性化为可解的全线性约束集合。与具有零时钟偏斜的传统基于触发器的电路相比,时钟周期的改善幅度高达63%。通过使用工业线性求解器CPLEX [1],在ISCAS'89基准电路上显示了这些改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号