【24h】

Towards Scalable FPGA CAD Through Architecture

机译:通过架构实现可扩展的FPGA CAD

获取原文
获取原文并翻译 | 示例

摘要

Long FPGA CAD runtime has emerged as a limitation to the future scaling of FPGA densities. Already, compile times on the order of a day are common, and the situation will only get worse as FPGAs get larger. Without a concerted effort to reduce compile times, further scaling of FPGAs will eventually become impractical. Previous works have presented fast CAD tools that tradeoff quality of result for compile time. In this paper, we take a different but complementary approach. We show that the architecture of the FPGA itself can be designed to be amenable to fast-compile. If not done carefully, this can lead to lower-quality mapping results, so a careful tradeoff between area, delay, power, and compile run-time is essential. We investigate the extent to which run-time can be reduced by employing high-capacity logic blocks. We extend previous studies on logic block architectures by quantifying the area,, delay and CAD runtime trade-offs for large capacity blocks, and also investigate some multi-level logic block architectures. In addition, we present an analytically derived equation to guide the design of logic block I/O requirements.
机译:较长的FPGA CAD运行时间已成为未来FPGA密度扩展的限制。每天的编译时间已经很普遍,而且随着FPGA的变大,情况只会变得更糟。如果不齐心协力减少编译时间,FPGA的进一步扩展最终将变得不切实际。先前的工作提出了快速的CAD工具,可以在编译时权衡结果质量。在本文中,我们采用了一种不同但互补的方法。我们表明,FPGA本身的体系结构可以设计为适合快速编译。如果不仔细地进行操作,这可能会导致较低质量的映射结果,因此在面积,延迟,功耗和编译运行时间之间进行仔细的权衡至关重要。我们研究了通过采用大容量逻辑模块可以减少运行时间的程度。通过量化大容量模块的面积,延迟和CAD运行时折衷,我们扩展了对逻辑模块架构的先前研究,还研究了一些多级逻辑模块架构。此外,我们提出了一个解析推导的方程式,以指导逻辑块I / O要求的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号