首页> 外文会议>Proceedings of the 2002 conference on Asia South Pacific design automation/VLSI Design >Development of ASIC Chip-Set for High-End Network Processing Application-A Case Study
【24h】

Development of ASIC Chip-Set for High-End Network Processing Application-A Case Study

机译:高端网络处理应用专用ASIC芯片组的开发-案例研究

获取原文
获取原文并翻译 | 示例

摘要

Choosing the right methodology is a significant step towards successful VLSI designs. Traditional methodologies and tools are no longer adequate to handle large and complex designs. This paper presents a novel design methodology for complex deep-submicron designs, using a case study of the development of a high-end network processing ASIC chip-set. The paper focuses on the synergetic use of the "dual design verification approach", along with static verification methods in achieving defect free silicon. It also discusses the techniques employed for achieving faster and less-iterative timing closure.
机译:选择正确的方法是成功完成VLSI设计的重要一步。传统的方法和工具已不再适合处理大型和复杂的设计。本文以高端网络处理ASIC芯片组开发为例,为复杂的深亚微米设计提供了一种新颖的设计方法。本文着重于“双重设计验证方法”与静态验证方法的协同使用,以实现无缺陷的硅。它还讨论了用于实现更快和更少迭代的时序收敛的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号