首页> 外文会议>Proceedings of the 2002 ACM/SIGDA tenth international symposium on Field-programmable gate arrays >Configuration prefetching techniques for partial reconfigurable coprocessor with relocation and defragmentation
【24h】

Configuration prefetching techniques for partial reconfigurable coprocessor with relocation and defragmentation

机译:具有重定位和碎片整理功能的部分可重配置协处理器的配置预取技术

获取原文
获取原文并翻译 | 示例

摘要

One of the major overheads for reconfigurable computing is the time it takes to reconfigure the devices in the system. This overhead limits the speedup possible in this paradigm. In this paper we explore configuration prefetching techniques for reducing this overhead. By overlapping the configuration loadings with the computation on the host processor the reconfiguration overhead can be reduced. Our prefetching techniques target to the reconfigurable systems containing a Partial Reconfigurable FPGA with Relocation + Defragmentation (R+D model) since the R+D FPGA showed high hardware utilization. We have investigated various techniques including static configuration prefetching, dynamic configuration pre-fetching, and hybrid prefetching. We have developed prefetching algorithms that significantly reduce the reconfiguration overhead.
机译:可重新配置计算的主要开销之一是重新配置系统中设备所需的时间。该开销限制了该范例中可能的加速。在本文中,我们探讨了用于减少此开销的配置预取技术。通过将配置负载与主机处理器上的计算重叠,可以减少重新配置的开销。我们的预取技术针对的是可重配置系统,其中包含具有重定位+碎片整理功能的部分可重配置FPGA(R + D模型),因为R + D FPGA显示出很高的硬件利用率。我们研究了各种技术,包括静态配置预取,动态配置预取和混合预取。我们已经开发了预取算法,可以显着减少重新配置的开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号