首页> 外文会议>Proceedings of the 2002 ACM/SIGDA tenth international symposium on Field-programmable gate arrays >Timing verification of dynamically reconfigurable logic for the xilinx virtex FPGA series
【24h】

Timing verification of dynamically reconfigurable logic for the xilinx virtex FPGA series

机译:xilinx virtex FPGA系列的动态可重配置逻辑的时序验证

获取原文
获取原文并翻译 | 示例

摘要

This paper reports on a method for extending existing VHDL design and verification software available for the Xilinx Virtex series of FPGAs. It allows the designer to apply standard hardware design and verification tools to the design of dynamically reconfigurable logic (DRL). The technique involves the conversion of a dynamic design into multiple static designs, suitable for input to standard synthesis and APR tools. For timing and functional verification after APR, the sections of the design can then be recombined into a single dynamic system. The technique has been automated by extending an existing DRL design tool named DCSTech, which is part of the Dynamic Circuit Switching (DCS) CAD framework. The principles behind the tools are generic and should be readily extensible to other architectures and CAD toolsets. Implementation of the dynamic system involves the production of partial configuration bitstreams to load sections of circuitry. The process of creating such bitstreams, the final stageof our design flow, is summarized.
机译:本文报告了一种扩展现有Xilinx Virtex系列FPGA可用的VHDL设计和验证软件的方法。它允许设计人员将标准硬件设计和验证工具应用于动态可重配置逻辑(DRL)的设计。该技术涉及将动态设计转换为多个静态设计,适用于标准综合和APR工具的输入。为了在APR之后进行时序和功能验证,可以将设计的各个部分重新组合到单个动态系统中。通过扩展名为DCSTech的现有DRL设计工具使该技术实现了自动化,该工具是动态电路交换(DCS)CAD框架的一部分。这些工具背后的原理是通用的,应易于扩展到其他体系结构和CAD工具集。动态系统的实现涉及产生部分配置比特流以加载电路的各个部分。总结了创建此类比特流的过程,这是我们设计流程的最后阶段。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号