首页> 外文会议>IEEE International Symposium on Parallel Distributed Processing;IPDPS 2009 >Modeling reconfiguration in a FPGA with a hardwired network on chip
【24h】

Modeling reconfiguration in a FPGA with a hardwired network on chip

机译:使用片上硬连线网络在FPGA中建模重配置

获取原文

摘要

We propose that FPGAs use a hardwired network on chip (HWNOC) as a unified interconnect for functional communications (data and control) as well as configuration (bitstreams for soft IP). In this paper we model such a platform. Using the HWNOC applications mapped on hard or soft IPs are set up and removed using memory-mapped communications. Peer-to-peer streaming data is used to communicate data between IPs, and also to transport configuration bitstreams. The composable nature of the HWNOC ensures that applications can be dynamically configured, programmed, and can operate, without affecting other running (real-time) applications. We describe this platform and the steps required for dynamic reconfiguration of IPs. We then model the hardware, i.e. HWNOC and hard and soft IPs, in cycle-accurate transaction-level SystemC. Next, we model its dynamic behavior, including bitstream loading, HWNOC programming, dynamic (re)configuration, clocking, reset, and computation.
机译:我们建议FPGA使用硬连线的片上网络(HWNOC)作为功能通信(数据和控制)以及配置(软IP的位流)的统一互连。在本文中,我们对这种平台进行建模。使用映射在硬或软IP上的HWNOC应用程序,可以使用内存映射通信来设置和删除该应用程序。点对点流数据用于在IP之间进行数据通信,还用于传输配置位流。 HWNOC的可组合性质确保可以动态配置,编程和运行应用程序,而不会影响其他正在运行的(实时)应用程序。我们描述了该平台以及动态重新配置IP所需的步骤。然后,我们在周期精确的事务级SystemC中对硬件(即HWNOC和硬IP和软IP)进行建模。接下来,我们对其动态行为建模,包括比特流加载,HWNOC编程,动态(重新)配置,时钟,复位和计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号