首页> 外文会议>MELECON 2010;IEEE Mediterranean Electrotechnical Conference >Average power reduction in compression-based scan designs
【24h】

Average power reduction in compression-based scan designs

机译:基于压缩的扫描设计中的平均功耗降低

获取原文

摘要

Toggling of scan cells during the shift of consecutive complementary values reflects into excessive switching activity in the combinational logic under test unnecessarily. Elevated levels of power dissipation during test ensue as a result, endangering the reliability of the chip. The test power problem may be alleviated via a proper specification of don't care bits to create transition-less runs of bit values. However, these don't care bits are rather reserved so as to ensure the encodability of patterns through the on-chip decompressor. In this paper, we propose a DfT-based approach for reducing test power in an Illinois scan architecture. The proposed on-chip mechanism enables the reconfigurable swapping of transition-wise costly stimulus fragments across different channels, absorbing these transitions and reducing power. The proposed solution reduces power without resorting to x-filling, enabling orthogonal x-filling techniques to be applied in conjunction. Experimental results justify the efficacy of the proposed swapping mechanism in attaining test power reductions.
机译:在连续互补值移位期间,扫描单元的切换不必要地反映为被测组合逻辑中的过度开关活动。结果,在测试期间会导致功耗水平升高,从而危及芯片的可靠性。可以通过适当地设置无关位以创建无过渡位值来缓解测试功率问题。但是,这些无关位被保留了下来,以确保通过片上解压缩器实现模式的可编码性。在本文中,我们提出了一种基于DfT的方法来降低伊利诺伊州扫描体系结构中的测试功率。所提出的片上机制使得跨不同通道的过渡方式代价高昂的刺激片段可以重新配置交换,吸收了这些过渡并降低了功耗。所提出的解决方案在不依靠x填充的情况下降低了功耗,从而使正交x填充技术可以联合应用。实验结果证明了所建议的交换机制在降低测试功耗方面的功效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号