首页> 外文会议>International Test Conference >An Automatic Post Silicon Clock Tuning System for Improving System Performance based on Tester Measurements
【24h】

An Automatic Post Silicon Clock Tuning System for Improving System Performance based on Tester Measurements

机译:一种自动硅时钟调谐系统,可根据基于测试仪测量改进系统性能

获取原文

摘要

Optical shrink for process migration, manufacturing process variation and dynamic voltage control leads to clock skew as well as path delay variation in a manufactured chip. Since such variations are difficult to predict in pre-silicon phase, tunable clock buffers have been used in several microprocessor designs. The buffer delays are tuned to improve maximum operating clock frequency of a design. This however shifts the burden of finding tuning settings for individual clock buffers to the test process. In this paper, we describe a process for using Boolean tester measurements for determining the settings of the tunable buffers. The results show that frequency improvements of 10% or more are possible by appropriate setting of tunable clock buffers.
机译:用于工艺迁移的光学收缩,制造工艺变化和动态电压控制导致时钟偏差以及制造芯片中的路径延迟变化。由于这种变型难以预测硅相位,因此在若干微处理器设计中已经使用可调谐时钟缓冲器。调整缓冲延迟以提高设计的最大操作时钟频率。然而,这会转变为测试过程找到各个时钟缓冲区的调整设置的负担。在本文中,我们描述了一种使用布尔测试仪测量来确定可调谐缓冲区设置的过程。结果表明,通过适当的可调谐时钟缓冲器设置,可以提高10%以上的频率改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号